

| Ord              | dering Info | ormation                                           | 6  |
|------------------|-------------|----------------------------------------------------|----|
| Fea              | atures      |                                                    | 6  |
| Pin              | Configur    | ration                                             | 8  |
| Blo              | ck Diagra   | am                                                 | 9  |
|                  |             | iion                                               |    |
|                  |             | ction Register ( SFR )                             |    |
|                  |             | scription                                          |    |
| 1.               |             | neral Features                                     |    |
|                  | 1.1         | Embedded Flash                                     |    |
|                  | 1.2         | IO Pads                                            |    |
|                  | 1.3         | 2T/1T Selection                                    |    |
|                  | 1.4         | RESET                                              |    |
|                  | 1.4.        |                                                    |    |
|                  | 1.4.        |                                                    |    |
|                  | 1.4.        |                                                    |    |
|                  | 1.4.        | · · · · · · · · · · · · · · · · · · ·              |    |
|                  | 1.4.        | <b>o</b> , ,                                       |    |
|                  | 1.5         | Clocks                                             |    |
| 2.               | _           | ruction Set                                        |    |
| <u>-</u> .<br>3. |             | mory Structure                                     |    |
| Ο.               | 3.1         | Program Memory                                     |    |
|                  | 3.2         | Data Memory                                        |    |
|                  | 3.3         | Data Memory - Lower 128 Byte( 00h to 7Fh )         |    |
|                  | 3.4         | Data Memory - Higher 128 Byte( 80h to FFh )        |    |
|                  | 3.5         | Data Memory - Expanded 6K Bytes( 0000h ~ 0x17FFh ) |    |
| 4.               |             | J Engine                                           |    |
| ٠.               | 4.1         | Accumulator                                        |    |
|                  | 4.2         | B Register                                         |    |
|                  | 4.3         | Program Status Word ( PSW )                        |    |
|                  | 4.4         | Stack Pointer ( SP )                               |    |
|                  | 4.5         | Data Pointer ( DP )                                |    |
|                  | 4.6         | Data Pointer 1( DP1 )                              |    |
|                  | 4.7         | Auxiliary Register( AUX )                          |    |
|                  | 4.8         | Internal RAM Control Register( RCON )              |    |
|                  | 4.9         | Clock Control Register( CKCON )                    |    |
|                  | 4.10        | Interface Control Register( IFCON )                |    |
|                  | 4.11        | Page Select( PAGESEL)                              |    |
|                  | 4.12        | PWM Address Register( PWMADDR )                    |    |
|                  | 4.13        | PWM Data Register( PWMDATA )                       |    |
|                  | 4.14        | USB Address Register( USBADDR )                    |    |
|                  | 4.15        | USB Data Register( USBDATA )                       |    |
| 5.               |             | O                                                  |    |
| J.               | 5.1         | P0 ( Port 0 Register )                             |    |
|                  | 5.2         | P1 ( Port 1 Register)                              |    |
|                  | 5.3         | P2 ( Port 2 Register )                             |    |
|                  | 5.4         | P3 ( Port 3 Register )                             |    |
|                  | 5.5         | P4 ( Port 4 Register )                             |    |
| 6.               |             | tiplication Division Unit( MDU )                   |    |
| ٥.               | 6.1         | Operating Registers of the MDU                     |    |
|                  | 6.2         | Operation of the MDU                               |    |
|                  | 6.2.        |                                                    |    |
|                  | 6.2.        |                                                    |    |
|                  | 6.2.        | · · · · · · · · · · · · · · · · · · ·              |    |
|                  | 6.3         | Normalizing                                        |    |
|                  |             | · · · · · · · · · · · · · · · · · · ·              | TT |



|     | 6.4   | Shifting                                                          |    |
|-----|-------|-------------------------------------------------------------------|----|
| 7.  | Time  | er 0 and Timer 1                                                  | 46 |
|     | 7.1   | Timer/Counter Mode Vontrol Register (TMOD)                        | 46 |
|     | 7.2   | Timer/Counter Control Register(TCON)                              |    |
|     | 7.3   | Timer 0 Register( TL0, TH0 )                                      |    |
|     | 7.4   | Timer 1 Register( TL1, TH1 )                                      |    |
|     | 7.5   | Peripheral Frequency Control Register                             |    |
|     | 7.6   | Mode 0( 13-bit Counter/Timer )                                    |    |
|     | 7.7   | Mode 1(16-bit Counter/Timer)                                      |    |
|     | 7.8   | Mode 2( 8-bit auto-reload Counter/Timer )                         |    |
|     | 7.9   | Mode 3( Timer 0 acts as two independent 8 bit Timers / Counters ) |    |
| 8.  |       | er 2 and Capture Compare Unit                                     |    |
| Ο.  | 8.1   | Auxiliary 2 Register( AUX2 )                                      |    |
|     | 8.2   | Timer 2 Control Register( T2CON )                                 |    |
|     |       |                                                                   |    |
|     | 8.3   | Compare/Capture Control Register( CCCON )                         |    |
|     | 8.4   | Compare/Capture Enable Register( CCEN )                           |    |
|     | 8.5   | Compare/Capture Enable 2 Register( CCEN2 )                        |    |
|     | 8.6   | Timer 2 Register( TL2, TH2 )                                      |    |
|     | 8.7   | Compare/Reload/Capture Registers( CRCL, CRCH )                    |    |
|     | 8.8   | Compare/Capture Register 1( CCL1, CCH1 )                          |    |
|     | 8.9   | Compare/Capture Register 2( CCL2, CCH2 )                          |    |
|     | 8.10  | Compare/Capture Register 3( CCL3, CCH3 )                          |    |
|     | 8.11  | Timer 2 Function                                                  |    |
|     | 8.1   |                                                                   |    |
|     | 8.1   |                                                                   |    |
|     | 8.1   |                                                                   |    |
|     | 8.1   |                                                                   |    |
|     | 8.12  | · ·                                                               |    |
|     | 8.12  |                                                                   |    |
|     | 8.12  | 2.2 Compare Mode 1                                                | 60 |
|     | 8.13  | Capture Function                                                  |    |
|     | 8.13  |                                                                   |    |
|     | 8.13  | 3.2 Capture Mode 1( by Software )                                 | 62 |
| 9.  | Seria | al Interface 0 and 1                                              |    |
|     | 9.1   | Serial Port 0 Control Register( S0CON )                           |    |
|     | 9.2   | Serial Port 0 Reload Register( S0RELL, S0RELH )                   |    |
|     | 9.3   | Serial Port 0 Data Buffer( S0BUF )                                |    |
|     | 9.4   | Serial Port 1 Control Register( S1CON )                           | 64 |
|     | 9.5   | Serial Port 1 Reload Register( S1RELL, S1RELH )                   | 65 |
|     | 9.6   | Serial Port 1 Data Buffer( S1BUF )                                | 65 |
|     | 9.7   | Serial Interface 0                                                | 65 |
|     | 9.7   | .1 Mode 0                                                         | 66 |
|     | 9.7   | .2 Mode 1                                                         | 66 |
|     | 9.7.  | .3 Mode 2                                                         | 67 |
|     | 9.7.  |                                                                   |    |
|     | 9.8   | Serial Interface 1                                                |    |
|     | 9.8.  | .1 Mode A                                                         | 67 |
|     | 9.8.  |                                                                   |    |
|     | 9.9   | Multiprocessor communication of Serial Interface 0 and 1          |    |
|     | 9.10  | Baud Rate Generator                                               |    |
|     | 9.10  |                                                                   |    |
|     | 9.10  |                                                                   |    |
|     | 9.11  | Clock Source for baud rate                                        |    |
| 10. | •     | chdog timer                                                       |    |
|     | 10.1  | Watchdog Timer Control Register( WDTC )                           |    |
|     | 10.1  | Watchdog Timer Refresh Register( WDTK )                           |    |
|     |       |                                                                   | 0  |



| 11. | Interrupt                                                     |      |
|-----|---------------------------------------------------------------|------|
|     | 11.1 Interrupt Enable 0 Register( IEN0 )                      | 76   |
|     | 11.2 Interrupt Enable 1 Register (IEN1)                       |      |
|     | 11.3 Interrupt Enable 2 Register (IEN2)                       | 77   |
|     | 11.4 Interrupt Request Register (IRCON)                       | 77   |
|     | 11.5 Interrupt Request Register 2(IRCON2)                     | 78   |
|     | 11.6 Priority Level Structure                                 |      |
| 12. | ·                                                             |      |
|     | 12.1 Idle Mode                                                |      |
|     | 12.2 Stop Mode                                                |      |
| 13. | ·                                                             |      |
|     | 13.1 ADC Control Register 2( ADCC2 )                          |      |
|     | 13.2 PWM Time Base Control 0( PWMTBC0 )                       | 84   |
|     | 13.3 PWM Time Base Control 1( PWMTBC1 )                       |      |
|     | 13.4 PWM Output Pair Mode( PWMOPMOD )                         |      |
|     | 13.5 Time Base Counter by PWM clock( TBCOUNTERL, TBCOUNTERH ) |      |
|     | 13.6 PWM Period( PERIODL, PERIODH )                           |      |
|     | 13.7 Special Event Compare( SEVTCMPL, SEVTCMPH )              |      |
|     | 13.8 PWM Output Enable( PWMEN )                               |      |
|     | 13.9 PWM Special Event( PWMSEV )                              |      |
|     | 13.10 PWM Time Base Post Scale Register( PWMTBPOSTSCALE)      |      |
|     | 13.11 PWM Interrupt Flag(PWMINTF)                             |      |
|     | 13.12 Dead Time                                               |      |
|     | 13.12.1 Dead Time 0 for PWM Pair 0( DEADTIME0 )               |      |
|     | 13.12.2 Dead Time 1 for PWM Pair 1( DEADTIME1 )               |      |
|     | 13.12.3 Dead Time 2 for PWM Pair 2( DEADTIME2 )               |      |
|     | 13.12.4 Dead Time 3 for PWM Pair 3( DEADTIME3 )               |      |
|     | 13.12.5 Override Disable( OVRIDEDIS )                         |      |
|     | 13.12.6 Override Data ( OVRIDEDATA )                          |      |
|     | 13.12.7 PWM Polarity ( PWMPOLARITY )                          |      |
|     | 13.13 Fault Configure (FLTCONFIG )                            |      |
|     | 13.14 PWM Fault Inputs                                        |      |
|     | 13.15 Fault Noise Filter( FLTNF )                             |      |
|     | 13.16 PWM Pair 0 Duty( DUTY0L, DUTY0H )                       |      |
|     | 13.17 PWM Pair 1 Duty( DUTY1L, DUTY1H )                       |      |
|     | 13.18 PWM Pair 2 Duty( DUTY2L, DUTY2H )                       |      |
|     | 13.19 PWM Pair 3 Duty( DUTY3L, DUTY3H )                       | 96   |
| 14. |                                                               |      |
|     | 14.1 IIC Control Register( IICCTL )                           |      |
|     | 14.2 IIC Status Register( IICS )                              |      |
|     | 14.3 IIC Address1 Register( IICA1 )                           |      |
|     | 14.4 IIC Address2 Register( IICA2 )                           |      |
|     | 14.5 IIC Read Write Register( IICRWD )                        |      |
|     | 14.6 IIC Enable Bus Transaction Register( IICEBT )            |      |
| 15. |                                                               |      |
| 10. | 15.1 SPI Control Register 1( SPIC1 )                          |      |
|     | 15.2 SPI Control Register 2( SPIC2 )                          |      |
|     | 15.3 SPI Status Register (SPIS )                              |      |
|     | 15.4 SPI Transmit Data Buffer (SPITXD )                       |      |
|     | 15.5 SPI Receive Data Buffer (SPIRXD)                         |      |
| 16. | ,                                                             |      |
| ٠٠. | 16.1 Keyboard Level Selector Register( KBLS )                 |      |
|     | 16.2 Keyboard Interrupt Enable Register( KBE )                |      |
|     | 16.3 Keyboard Interrupt Enable Register( KBF )                |      |
|     | 16.4 Keyboard De-bounce Control Register( KBD )               |      |
| 17. |                                                               |      |
|     |                                                               | 1 10 |



|     | 17.1  | Low Voltage Control Register( LVC )                          | .113 |
|-----|-------|--------------------------------------------------------------|------|
| 18. | 10-bi | it Analog-to-Digital Converter (ADC)                         | .114 |
|     | 18.1  | ADC Control Register 1( ADCC1 )                              | .114 |
|     | 18.2  | ADC Control Register 2(ADCC2)                                | .115 |
|     | 18.3  | ADC Data( ADCDH, ADCDL )                                     |      |
|     | 18.4  | ADC Clock Select( ADCCS )                                    | .116 |
| 19. | USB   | function                                                     | .117 |
|     | 19.1  | USB Device Enumeration Transfer                              | .117 |
|     | 19.2  | USB Interrupt In Transfer                                    | .117 |
|     | 19.3  | USB Interrupt Out Transfer                                   | .117 |
|     | 19.4  | USB Bulk Transfer From Host to Device                        |      |
|     | 19.5  | USB Bulk Transfer From Device to Host                        | .118 |
|     | 19.6  | USB Control 1 Register( UCTRL1 )                             | 120  |
|     | 19.7  | USB Control 2 Register( UCTRL2 )                             | 121  |
|     | 19.8  | USB Status Register( USTAT )                                 | 121  |
|     | 19.9  | USB Device Address Register (DEVADR)                         |      |
|     | 19.10 | USB Frame Number Register( FRMNUMH, FRMNUML )                | 122  |
|     | 19.11 | USB Host Stall Register( HSTALL )                            | 122  |
|     | 19.12 | USB Device Stall Register( DSTALL )                          | 123  |
|     | 19.13 | USB Handshake Status Register( HSKSTAT )                     | 123  |
|     | 19.14 | USB Interrupt Enable Register 1( UIER1 )                     |      |
|     | 19.15 | USB Interrupt Enable Register 2( UIER2 )                     | 125  |
|     | 19.16 | USB Interrupt Flag Register 1( UIFR1 )                       | 126  |
|     | 19.17 | USB Interrupt Flag Register 2( UIFR2 )                       |      |
|     | 19.18 | USB Endpoint Data Ready Register( EPDRDY )                   | 127  |
|     | 19.19 | USB Endpoint 0 Data Counter Register( EP0CNT )               | 128  |
|     | 19.20 | USB Endpoint 1 Data Counter Register( EP1CNT )               | 128  |
|     | 19.21 | USB Endpoint 2 Data Counter Register( EP2CNT )               | 128  |
|     | 19.22 | USB Endpoint 3 Data Counter Register (EP3CNT)                | 128  |
|     | 19.23 | USB Endpoint 4 Data Counter Register( EP4CNT )               | 129  |
|     | 19.24 | USB Endpoint 0 Data Register( EP0DATA )                      | 129  |
|     | 19.25 | USB Endpoint 1 Data Register( EP1DATA )                      | 129  |
|     | 19.26 | USB Endpoint 2 Data Register( EP2DATA )                      |      |
|     | 19.27 | USB Endpoint 3 Data Register (EP3DATA)                       | 130  |
|     | 19.28 | USB Endpoint 4 Data Register( EP4DATA )                      | 130  |
| 20. | Barc  | ode                                                          |      |
|     | 20.1  | Barcode Control Register( BCCTRL )                           |      |
|     | 20.2  | Start Address to SRAM Register( ADDR2ML, ADDR2MH )           |      |
|     | 20.3  | Length of Data Register( LNGDATAL, LNGDATAH )                |      |
|     | 20.4  | Rising of Data Register( RDATA )                             |      |
|     | 20.5  | Falling of Data Register( FDATA )                            |      |
| 21. | In-Sy | stem Programming (Internal ISP)                              | 134  |
|     | 21.1  | ISP service program                                          | 134  |
|     | 21.2  | Lock Bit ( N )                                               |      |
|     | 21.3  | Program the ISP Service Program                              | 135  |
|     | 21.4  | Initiate ISP Service Program                                 |      |
|     | 21.5  | ISP register – TAKEY, IFCON, ISPFAH, ISPFAL, ISPFD and ISPFC |      |
|     | 21.6  | Time Access Key Register( TAKEY )                            |      |
|     | 21.7  | Interface Control Register( IFCON )                          | 137  |
|     | 21.8  | ISP Flash Address Register( ISPFAH, ISPFAL )                 |      |
|     | 21.9  | ISP Flash Data Register( ISPFD )                             |      |
|     | 21.10 | ISP Flash Control Register( ISPFC )                          |      |
| 22. |       | /Comparator                                                  |      |
|     | 22.1  | Op/Comparator Pin Select( OpPin )                            |      |
|     | 22.2  | Op/Comparator Pin Select 2( OpPin2 )                         |      |
|     | 22.3  | Comparator 0 Control( Cmp0CON )                              | 141  |





| 22.4 Comparator 1 Control( Cmp1CON )        | 142 |
|---------------------------------------------|-----|
| Operating Conditions                        | 143 |
| DC Characteristics                          |     |
| OPA Characteristics                         | 145 |
| Comparator Characteristics                  | 145 |
| LVR (Low Voltage Reset) Characteristics     | 146 |
| LVI (Low Voltage Interrupt) Characteristics | 146 |



# **Product List**

SM59A16U1U48,

# **Description**

The SM59A16U1 is a 1T (one machine cycle per clock) single-chip 8-bit microcontroller. It has 64KB embedded Flash for program, and executes all ASM51 instructions fully compatible with MCS-51.

SM59A16U1 contains 6K+256B on-chip RAM, up to 38 GPIOs (48L Package), various serial interfaces and many peripheral functions as described below. It can be programmed via writers. Its on-chip ICE is convenient for users in verification during development stage.

The high performance of SM59A16U1 can achieve complicated manipulation within short time. About one third of the instructions are pure 1T, and the average speed is 8 times of traditional 8051, the fastest one among all the 1T 51-series. Its excellent EMI and ESD characteristics are advantageous for many different applications.

The SM59A16U1 offers outstanding features, like USB Interface, high performance PWM for motor control applications, high speed 10-bit A/D convert for barcode reader applications. The SM59A16U all features as below.

# **Ordering Information**

SM59A16U1ihhkL yymmv

i: process identifier { U = 2.2V ~ 5.5V}

hh: pin count

k: package type postfix {as table below }

L:PB Free identifier

{No text is Non-PB free, "P" is PB free}

yy: year

mm: month

v: version identifier{ A, B,...}

| Package |
|---------|
| LQFP    |
|         |

# **Features**

- Architecture
  - Instruction-set compatible with MCS-51
  - 1T/2T can be switched on the fly
  - Dual 16-bit Data Pointers (DPTR0 & DPTR1)
  - 38 GPIOs (LQFP 48), GPIOs can select four types (quasi-bidirectional, push-pull, open drain, input-only), default is quasibidirectional(pull-up)
- Clock & Power
  - Operating Voltage: 2.2V ~ 5.5V.
  - Support Xtal, Internal RC Oscillator
     (22.1184MHz, 20KHz) and PLL to user select.
  - High speed architecture of 1 clock/machine cycle (1T), runs up to 25MHz
  - Power management unit for idle and power down modes.
- Memory.
  - 64KBytes on-chip flash program memory.
  - On-chip flash memories support ISP/IAP/ICP and EEPROM functions.
  - ISP service program space configurable in N\*256 byte (N=0 to 16) size.
  - On-chip expandable RAM 6K bytes, 256 bytes RAM as standard 8052.
  - External RAM addresses up to 64K bytes.
- UART Interface.
  - Two serial peripheral interfaces in full duplex mode (UART0 & UART1),
  - Additional Baud Rate Generator for Serial 0
- IIC Interface
  - One IIC interface (Master/Slave mode).
- SPI Interface.
  - One SPI interface (Master/Slave mode)
- KBI (Keyboard Interface).
  - Keyboard interface (KBI) on port 0 or port 2 (default) for eight more interrupts.
- OP Controller
  - 2 On-Chip OPA/Comparator.
- Interrupt Controller
  - interrupts have four priority levels
  - External interrupt 0, 1
- Timer
  - Three 16-bit Timers/Counters. (Timer 0, 1, 2)
  - Programmable watchdog timer (WDT)



#### USB Device 2.0

- Low speed: 1.5Mbps, Full speed: 12Mbps
- 1 port USB Device
- 5 Endpoints for USB device

Endpoint 0: Control IN/OUT. FIFO: 8 bytes

Endpoint 1: Interrupt IN. FIFO: 8 bytes.

Endpoint 2: Interrupt OUT. FIFO: 8byte.

Endpoint 3: Bulk IN. FIFO: 64 bytes.

Endpoint 4: Bulk OUT. FIFO: 64 bytes.

SyncMOS proprietary DFU provide firmware update function by USB

#### CCU Controller

- 4-channel 16-bit compare /capture /load functions
- Comparator out can be CCU input source internally.
- Noise filter with CCU input.

#### PWM Controller

 8-channel 14-bit PWM for BLDC (Brushless DC motors) and CCD barcode reader control.

#### A/D Converter

- 8+1 channel 10-bit analog-to-digital converter
- Independent ADC reference voltage
- External I/O triggers ADC
- ADC auto triggered by specific PWM interrupts.
- ADC values by DMA dump into SRAM.
- Barcode decoding function.
  - ADC values convert to slope rate then dump into SRAM by DMA
  - Barcode decoding has rise / fall slope setting.
- MDU (Fast multiplication-division unit)
  - 16\*16, 32/16, 16/16, 32-bit L/R shifting and 32-bit normalization

#### Other

- On-chip in-circuit emulator (ICE) function with On-Chip Debugger (OCD)
- Enhanced user code protection
- EMI reduction mode (ALE output inhibited).
- LVI/LVR (deglitch 500ns).



# Pin Configuration 48 Pin LQFP



#### Notes:

- (1) To avoid accidentally entering ISP-Mode(refer to section 18.4), care must be taken not asserting pulse signal at RXD P1.0 during power-up while P3.4 are set to high.
- (2) To apply ICP function, OCI\_SDA/P4.6 and OCI\_SCL/P4.4 must be set to Bi-direction mode if they are configured as GPIO in system.

# **Block Diagram**





# **Pin Description**

| 48L<br>LQFP | Symbol                        | I/O | Description                                                                                                                                                            |
|-------------|-------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | P1.2/ADC2/RXD1                | I/O | * Bit 2 of port 1  * ADC input channel 2  * Serial interface channel 1 receive data                                                                                    |
| 2           | P1.3/ADC3/TXD1/C<br>C2        | I/O | * Bit 3 of port 1  * ADC input channel 3  * Serial interface channel 1 transmit data or receive clock in mode 0  * Timer 2 compare/capture Channel 2                   |
| 3           | P1.4/ADC4/SS/CC3              | I/O | * Bit 4 of port 1  * ADC input channel 4  * SPI interface Slave Select pin  * Timer 2 compare/capture Channel 3                                                        |
| 4           | P1.5/ADC5/MOSI                | I/O | * Bit 5 of port 1  * ADC input channel 5  * SPI interface Serial Data Master Output or Slave Input pin                                                                 |
| 5           | P1.6/ADC6/MISO/II<br>C_SCL    | I/O | * Bit 6 of port 1  * ADC input channel 6  * SPI interface Serial Data Master Input or Slave Output pin  * IIC SCL pin                                                  |
| 6           | P1.7/ADC7/SPI_CL<br>K/IIC_SDA | I/O | * Bit 7 of port 1  * ADC input channel 7  * SPI interface Clock pin  * IIC SDA pin                                                                                     |
| 7           | P4.3/CC3/TXD1/SP<br>I_CLK     | I/O | * Bit3 of port 4  * Timer 2 compare/capture Channel 3  * Serial interface channel 1 transmit data  * SPI interface Clock pin                                           |
| 8           | P4.2/CC2/RXD1/MI<br>SO        | I/O | * Bit2 of port4  * Timer 2 compare/capture Channel 2  * Serial interface channel 1 receive/transmit data  * SPI interface Serial Data Master Input or Slave Output pin |
| 9           | P3.7/#RD/FLTB                 | I/O | * Bit7 of port 3  * External memory Read signal  * Fault Input pin                                                                                                     |
| 10          | P3.6/#WR/FLTA                 | I/O | * Bit 6 of port 3 * External memory write signal * Fault Input pin                                                                                                     |
| 11          | P3.5/T1                       | I/O | * Bit 5 of port 3 * Timer 1 external input                                                                                                                             |
| 12          | P3.4/T0/ADCEN                 | I/O | * Bit 4 of port 3 * Timer 0 external input * ADC monitor pin                                                                                                           |
| 13          | P3.3/#INT1                    | I/O | * Bit 3 of port 3 * External interrupt 1                                                                                                                               |
| 14          | P3.2/#INT0/TRIGA<br>DC        | I/O | * Bit 2 of port 3 * External interrupt 0 * Trigger ADC                                                                                                                 |
| 15          | P3.1/TXD0                     | I/O | * Bit 1 of port 3  * Serial interface channel 0 transmit data or receive clock in mode 0                                                                               |

| 48L<br>LQFP | Symbol                       | I/O | Description                                                                                                                          |
|-------------|------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| 16          | P3.0/RXD0                    | I/O | * Bit 0 of port 3 * Serial interface channel 0 receive/transmit data                                                                 |
| 17          | XTAL2                        | 0   | * Crystal output                                                                                                                     |
| 18          | XTAL1                        | ı   | * Crystal input                                                                                                                      |
| 19          | RESET                        | ı   | * Reset pin                                                                                                                          |
| 20          | P4.5/ALE/CLKOUT              | I/O | * Bit 5 of port 4  * Address latch enable  * Internal clock output                                                                   |
| 21          | P2.0/A8/KBI0/CC0             | I/O | * Bit 0 of port 2  * Bit 8 of external memory address  * KBI interrupt 0  * Timer 2 compare/capture Channel 0                        |
| 22          | P2.1/A9/KBI1/CC1             | I/O | * Bit 1 of port 2 * Bit 9 of external memory address * KBI interrupt 1 * Timer 2 compare/capture Channel 1                           |
| 23          | P2.2/A10/KBI2/Op1<br>Out/CC2 | I/O | * Bit 2 of port 2  * Bit 10 of external memory address  * KBI interrupt 2  * Op1 output  * Timer 2 compare/capture Channel 2         |
| 24          | P2.3/A11/KBI3/Op1<br>NIn/CC3 | I/O | * Bit 3 of port 2  * Bit 11 of external memory address  * KBI interrupt 3  * Op1 Negative Input  * Timer 2 compare/capture Channel 3 |
| 25          | P2.4/A12/KBI4/Op1<br>PIn     | I/O | * Bit 4 of port 2  * Bit 12 of external memory address  * KBI interrupt 4  * Op1 Positive Input                                      |
| 26          | P2.5/A13/KBI5/Op0<br>NIn     | I/O | * Bit 5 of port 2  * Bit 13 of external memory address  * KBI interrupt 5  * Op0 Negative Input                                      |
| 27          | P2.6/A14/KBI6/Op0<br>PIn     | I/O | * Bit 6 of port 2  * Bit 14 of external memory address  * KBI interrupt 6  * Op0 Positive Input                                      |
| 28          | P2.7/A15/KBI7/Op0<br>Out     | I/O | * Bit 7 of port 2  * Bit 15 of external memory address  * KBI interrupt 7  * Op0 Output                                              |
| 29          | P4.1/CC1/IIC_SDA/<br>MOSI    | I/O | * Bit 1 of port 4  * Timer 2 compare/capture Channel 1  * IIC SDA pin  * SPI interface Serial Data Master Output or Slave Input pin  |
| 30          | P4.4/OCI_SCL                 | I/O | * Bit 4 of port 4 * On-Chip Instrumentation Clock I/O pin of ICE and ICP functions                                                   |
| 31          | P4.6/OCI_SDA                 | I/O | * Bit 6 of port 4  * On-Chip Instrumentation Command and data I/O pin synchronous to OCI_SCL in ICE and ICP functions                |
| 32          | P0.7/AD7/KBI7/PW<br>M7       | I/O | * Bit 7 of port 0 * Bit 7 of external memory address/ data                                                                           |

| 48L<br>LQFP            | Symbol                  | I/O | Description                                                                                                   |
|------------------------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------|
|                        |                         |     | * KBI interrupt 7                                                                                             |
|                        |                         |     | * PWM channel 7  * Bit 6 of port 0                                                                            |
| 33 P0.6/AD6/KBI6/PW M6 |                         | I/O | * Bit 6 of external memory address/ data * KBI interrupt 6 * PWM channel 6                                    |
| 34                     | P0.5/AD5/KBI5/PW<br>M5  | I/O | * Bit 5 of port 0  * Bit 5 of external memory address/ data  * KBI interrupt 5  * PWM channel 5               |
| 35                     | P0.4/AD4/KBI4/PW<br>M4  | I/O | * Bit 4 of port 0  * Bit 4 of external memory address/ data  * KBI interrupt 4  * PWM channel 4               |
| 36                     | P0.3/AD3/KBI3/PW<br>M3  | I/O | * Bit 3 of port 0  * Bit 3 of external memory address/ data  * KBI interrupt 3  * PWM channel 3               |
| 37                     | P0.2/AD2/KBI2/PW<br>M2  | I/O | * Bit 2 of port 0  * Bit 2 of external memory address/ data  * KBI interrupt 2  * PWM channel 2               |
| 38                     | P0.1/AD1/KBI1/PW<br>M1  | I/O | * Bit 1 of port 0  * Bit 1 of external memory address/ data  * KBI interrupt 1  * PWM channel 1               |
| 39                     | P0.0/AD0/KBI0/PW<br>M0  | I/O | * Bit0 of port 0  * Bit 1 of external memory address/ data  * KBI interrupt 0  * PWM channel 0                |
| 40                     | VDD                     | I   | * VDD, 10uF and 0.1uF to GND.                                                                                 |
| 41                     | AVDD_ADC                | I   | * ADC VDD                                                                                                     |
| 42                     | AVDDU                   | I   | * VDD                                                                                                         |
| 43                     | CAP                     | 0   | * 10uF and 0.1uF to GND.                                                                                      |
| 44                     | DM                      | I/O | * USB DM                                                                                                      |
| 45                     | DP                      | I/O | * USB DP                                                                                                      |
| 46                     | VSSALL                  | I   | * VSS                                                                                                         |
| 47                     | 47 P1.0/ADC0/T2/CC0 I/O |     | * Bit 0 of port 1  * ADC input channel 0  * Timer 2 external input clock  * Timer 2 compare/capture Channel 0 |
| 48                     | P1.1/ADC1/T2EX/C<br>C1  | I/O | * Bit 1 of port 1  * ADC input channel 1  * Timer 2 capture trigger  * Timer 2 compare/capture Channel 1      |

# Special Function Register (SFR)

A map of the Special Function Registers is shown as below:

# In-direct access Mode

| Hex\Bin | X000  | X001   | X010        | X011        | X100                | X101                | X110        | X111        | Bin/Hex   |
|---------|-------|--------|-------------|-------------|---------------------|---------------------|-------------|-------------|-----------|
| F8      | IICS  | IICCTL | IICA1       | IICA2       | IICRWD              | IICEBT              | Cmp0CON     | Cmp1CON     | FF        |
| F0      | В     | SPIC1  | SPIC2       | SPITXD      | SPIRXD              | SPIS                | OpPin       | TAKEY       | F7        |
| E8      | P4    | MD0    | MD1         | MD2         | MD3                 | MD4                 | MD5         | ARCON       | EF        |
| E0      | ACC   | ISPFAH | ISPFAL      | ISPFD       | ISPFC               |                     | LVC         | SWRES       | E7        |
| D8      |       | PFCON  | P3M0        | P3M1        | P4M0                | P4M1                |             |             | DF        |
| D0      | PSW   | CCEN2  | P0M0        | P0M1        | P1M0                | P1M1                | P2M0        | P2M1        | D7        |
| C8      | T2CON | CCCON  | CRCL        | CRCH        | TL2                 | TH2                 | OpPin2      |             | CF        |
| C0      | IRCON | CCEN   | CCL1        | CCH1        | CCL2                | CCH2                | CCL3        | CCH3        | <b>C7</b> |
| B8      | IEN1  | IP1    | S0RELH      | S1RELH      |                     | CLKSEL              | PAGESEL     |             | BF        |
| В0      | P3    |        |             |             |                     |                     | WDTC        | WDTK        | B7        |
| A8      | IEN0  | IP0    | S0RELL      | ADCC1       | ADCC2               | ADCDH               | ADCDL       | ADCCS       | AF        |
| Α0      | P2    | RSTS   | PWM<br>ADDR | PWM<br>DATA | BARCOD<br>E<br>ADDR | BARCOD<br>E<br>DATA | USB<br>ADDR | USB<br>DATA | A7        |
| 98      | S0CON | S0BUF  | IEN2        | S1CON       | S1BUF               | S1RELL              |             |             | 9F        |
| 90      | P1    | AUX    | AUX2        | KBLS        | KBE                 | KBF                 | KBD         | IRCON2      | 97        |
| 88      | TCON  | TMOD   | TL0         | TL1         | TH0                 | TH1                 | CKCON       | IFCON       | 8F        |
| 80      | P0    | SP     | DPL0        | DPH0        | DPL1                | DPH1                | RCON        | PCON        | 87        |
| Hex\Bin | X000  | X001   | X010        | X011        | X100                | X101                | X110        | X111        | Hex\Bin   |

Note: About SFRs correct setting, refer to PAGESEL register.



Page Mode: page0

| Hex\Bin | X000  | X001   | X010   | X011   | X100   | X101   | X110    | X111    | Bin/Hex   |
|---------|-------|--------|--------|--------|--------|--------|---------|---------|-----------|
| F8      | IICS  | IICCTL | IICA1  | IICA2  | IICRWD | IICEBT | Cmp0CON | Cmp1CON | FF        |
| F0      | В     | SPIC1  | SPIC2  | SPITXD | SPIRXD | SPIS   | OpPin   | TAKEY   | F7        |
| E8      | P4    | MD0    | MD1    | MD2    | MD3    | MD4    | MD5     | ARCON   | EF        |
| E0      | ACC   | ISPFAH | ISPFAL | ISPFD  | ISPFC  |        | LVC     | SWRES   | E7        |
| D8      | •     | PFCON  | P3M0   | P3M1   | P4M0   | P4M1   |         |         | DF        |
| D0      | PSW   | CCEN2  | P0M0   | P0M1   | P1M0   | P1M1   | P2M0    | P2M1    | D7        |
| C8      | T2CON | CCCON  | CRCL   | CRCH   | TL2    | TH2    | OPPIN2  |         | CF        |
| C0      | IRCON | CCEN   | CCL1   | CCH1   | CCL2   | CCH2   | CCL3    | CCH3    | <b>C7</b> |
| B8      | IEN1  | IP1    | S0RELH | S1RELH |        | CLKSEL | PAGESEL |         | BF        |
| В0      | P3    |        |        |        |        |        | WDTC    | WDTK    | B7        |
| A8      | IEN0  | IP0    | S0RELL | ADCC1  | ADCC2  | ADCDH  | ADCDL   | ADCCS   | AF        |
| A0      | P2    | RSTS   |        |        |        |        |         |         | A7        |
| 98      | S0CON | S0BUF  | IEN2   | S1CON  | S1BUF  | S1RELL |         |         | 9F        |
| 90      | P1    | AUX    | AUX2   | KBLS   | KBE    | KBF    | KBD     | IRCON2  | 97        |
| 88      | TCON  | TMOD   | TL0    | TL1    | TH0    | TH1    | CKCON   | IFCON   | 8F        |
| 80      | P0    | SP     | DPL0   | DPH0   | DPL1   | DPH1   | RCON    | PCON    | 87        |
| Hex\Bin | X000  | X001   | X010   | X011   | X100   | X101   | X110    | X111    | Bin/Hex   |



Page Mode: page1

| Hex\Bin | X000  | X001          | X010          | X011              | X100               | X101                | X110                   | X111           | Bin/Hex   |
|---------|-------|---------------|---------------|-------------------|--------------------|---------------------|------------------------|----------------|-----------|
| F8      |       | PWMTB<br>C0   | PWMTB<br>C1   | PWM<br>OPMOD      | TBCOUN<br>TER<br>L | TBCOUN<br>TER<br>H  | UCTRL1                 | UCTRL2         | FF        |
| F0      | В     | PERIOD<br>L   | PERIOD<br>H   | SEVTCM<br>PL      | SEVTCM<br>PH       | PWMEN               | USTAT                  | TAKEY          | F7        |
| E8      | P4    | DEADTI<br>ME0 | DEADTI<br>ME1 | DEADTI<br>ME<br>2 | DEADTI<br>ME<br>3  | PWMSE<br>V          | PWMTBPO<br>ST<br>SCALE | LNG<br>DATAL   | EF        |
| E0      | ACC   | ISPFAH        | ISPFAL        | ISPFD             | ISPFC              |                     | LVC                    | SWRES          | E7        |
| D8      | ı     | PFCON         | LNG<br>DATAH  | FLT<br>CONFIG     | FLTNF              | PWM<br>POLARIT<br>Y | OVRIDEDI<br>S          | OVRIDE<br>DATA | DF        |
| D0      | PSW   | DUTY0L        | DUTY0H        | DUTY1L            | DUTY1H             | DUTY2L              | DUTY2H                 | DUTY3L         | D7        |
| C8      | T2CON | DUTY3H        | BCCTRL        | ADDR2M<br>L       | TL2                | TH2                 | ADDR2MH                |                | CF        |
| CO      | IRCON | RDATA         | FDATA         |                   | DEVADR             | FRMNU<br>MH         | FRMNUML                | HSTALL         | <b>C7</b> |
| В8      | IEN1  | IP1           | S0RELH        | S1RELH            | PWMINT<br>F        | CLKSEL              | PAGESEL                | DSTALL         | BF        |
| В0      | P3    | HSKSTA<br>T   | UIER1         | UIER2             | UIFR1              | UIFR2               | EPDRDY                 | EP0CNT         | B7        |
| A8      | IEN0  | IP0           | S0RELL        | ADCC1             | ADCC2              | ADCDH               | ADCDL                  | ADCCS          | AF        |
| A0      | P2    | EP1CNT        | EP2CNT        | EP3CNT            | EP4CNT             |                     |                        | EP0DATA        | A7        |
| 98      | S0CON | S0BUF         | IEN2          | S1CON             | S1BUF              | S1RELL              | EP1DATA                | EP2DATA        | 9F        |
| 90      | P1    | AUX           |               | EP3DAT<br>A       | EP4DAT<br>A        |                     |                        | IRCON2         | 97        |
| 88      | TCON  | TMOD          | TL0           | TL1               | TH0                | TH1                 | CKCON                  | IFCON          | 8F        |
| 80      | P0    | SP            | DPL0          | DPH0              | DPL1               | DPH1                | RCON                   | PCON           | 87        |
| Hex\Bin | X000  | X001          | X010          | X011              | X100               | X101                | X110                   | X111           | Bin/Hex   |

Note: About SFRs correct setting, refer to PAGESEL register.



Note: Special Function Registers reset values and description for SM59A16U1.

|                                                                     | Location: 80h ~ 8Fh                                                          |                                                                              |                                     | <b>D</b> (                                           |                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|---------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Register                                                            | Method<br>1                                                                  | Method 2<br>Page 0                                                           | Method 2<br>Page 1                  | Reset<br>value                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| P0                                                                  | 80h                                                                          | 80h                                                                          | 80h                                 | FFh                                                  | Port 0                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| SP                                                                  | 81h                                                                          | 81h                                                                          | 81h                                 | 07h                                                  | Stack Pointer                                                                                                                                                                                                                                                                                                                                                                                               |  |
| DPL0                                                                | 82h                                                                          | 82h                                                                          | 82h                                 | 00h                                                  | Data Pointer 0 Register, Low<br>Byte                                                                                                                                                                                                                                                                                                                                                                        |  |
| DPH0                                                                | 83h                                                                          | 83h                                                                          | 83h                                 | 00h                                                  | Data Pointer 0 Register, High<br>Byte                                                                                                                                                                                                                                                                                                                                                                       |  |
| DPL1                                                                | 84h                                                                          | 84h                                                                          | 84h                                 | 00h                                                  | Data Pointer 1 Register, Low<br>Byte                                                                                                                                                                                                                                                                                                                                                                        |  |
| DPH1                                                                | 85h                                                                          | 85h                                                                          | 85h                                 | 00h                                                  | Data Pointer 1 Register, High Byte                                                                                                                                                                                                                                                                                                                                                                          |  |
| RCON                                                                | 86h                                                                          | 86h                                                                          | 86h                                 | 00h                                                  | Internal RAM Control Register                                                                                                                                                                                                                                                                                                                                                                               |  |
| PCON                                                                | 87h                                                                          | 87h                                                                          | 87h                                 | 40h                                                  | Power Control Register                                                                                                                                                                                                                                                                                                                                                                                      |  |
| TCON                                                                | 88h                                                                          | 88h                                                                          | 88h                                 | 00h                                                  | Timer/Counter Control Register                                                                                                                                                                                                                                                                                                                                                                              |  |
| TMOD                                                                | 89h                                                                          | 89h                                                                          | 89h                                 | 00h                                                  | Timer Mode Control                                                                                                                                                                                                                                                                                                                                                                                          |  |
| TL0                                                                 | 8Ah                                                                          | 8Ah                                                                          | 8Ah                                 | 00h                                                  | Timer 0 Register, Low Byte                                                                                                                                                                                                                                                                                                                                                                                  |  |
| TL1                                                                 | 8Bh                                                                          | 8Bh                                                                          | 8Bh                                 | 00h                                                  | Timer 1 Register, Low Byte                                                                                                                                                                                                                                                                                                                                                                                  |  |
| TH0                                                                 | 8Ch                                                                          | 8Ch                                                                          | 8Ch                                 | 00h                                                  | Timer 0 Register, High Byte                                                                                                                                                                                                                                                                                                                                                                                 |  |
| TH1                                                                 | 8Dh                                                                          | 8Dh                                                                          | 8Dh                                 | 00h                                                  | Timer 1 Register, High Byte                                                                                                                                                                                                                                                                                                                                                                                 |  |
| CKCON                                                               | 8Eh                                                                          | 8Eh                                                                          | 8Eh                                 | 10h                                                  | Clock Control Register                                                                                                                                                                                                                                                                                                                                                                                      |  |
| IFCON                                                               | 8Fh                                                                          | 8Fh                                                                          | 8Fh                                 | 00h                                                  | Interface Control Register                                                                                                                                                                                                                                                                                                                                                                                  |  |
|                                                                     | Loc                                                                          | cation: 90h -                                                                | 9Fh                                 | Reset                                                |                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Register                                                            | Method<br>1                                                                  | Method 2<br>Page 0                                                           | Method 2<br>Page 1                  | value                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                                     | I                                                                            | raye u                                                                       |                                     |                                                      | 5                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| P1                                                                  | 90h                                                                          | 90h                                                                          | 90h                                 | FFh                                                  | I Port 1                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| P1<br>AUX                                                           | 90h<br>91h                                                                   | 90h<br>91h                                                                   | 90h<br>91h                          | FFh<br>00h                                           | Port 1 Auxiliary Register                                                                                                                                                                                                                                                                                                                                                                                   |  |
| AUX                                                                 | 91h                                                                          | 91h                                                                          | 91h                                 | 00h                                                  | Auxiliary Register                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                                                     | +                                                                            |                                                                              |                                     |                                                      | Auxiliary Register Auxiliary 2 Register Keyboard Level Selection                                                                                                                                                                                                                                                                                                                                            |  |
| AUX<br>AUX2<br>KBLS                                                 | 91h<br>92h<br>93h                                                            | 91h<br>92h<br>93h                                                            | 91h                                 | 00h<br>00h<br>00h                                    | Auxiliary Register Auxiliary 2 Register Keyboard Level Selection Register                                                                                                                                                                                                                                                                                                                                   |  |
| AUX AUX2 KBLS KBE                                                   | 91h<br>92h<br>93h<br>94h                                                     | 91h<br>92h<br>93h<br>94h                                                     | 91h<br>-<br>-                       | 00h<br>00h<br>00h<br>00h                             | Auxiliary Register Auxiliary 2 Register Keyboard Level Selection Register Keyboard input Enable Register                                                                                                                                                                                                                                                                                                    |  |
| AUX<br>AUX2<br>KBLS                                                 | 91h<br>92h<br>93h                                                            | 91h<br>92h<br>93h                                                            | 91h<br>-<br>-                       | 00h<br>00h<br>00h                                    | Auxiliary Register  Auxiliary 2 Register  Keyboard Level Selection Register  Keyboard input Enable Register  Keyboard interrupt Flag Register  Interrupt Request Control                                                                                                                                                                                                                                    |  |
| AUX AUX2 KBLS KBE KBF IRCON2                                        | 91h<br>92h<br>93h<br>94h<br>95h                                              | 91h<br>92h<br>93h<br>94h<br>95h                                              | 91h<br>-<br>-<br>-<br>-<br>-<br>97h | 00h<br>00h<br>00h<br>00h<br>00h<br>00h               | Auxiliary Register  Auxiliary 2 Register  Keyboard Level Selection Register  Keyboard input Enable Register  Keyboard interrupt Flag Register  Interrupt Request Control Register 2                                                                                                                                                                                                                         |  |
| AUX AUX2 KBLS KBE KBF IRCON2 EP3DATA                                | 91h<br>92h<br>93h<br>94h<br>95h                                              | 91h<br>92h<br>93h<br>94h<br>95h<br>97h                                       | 91h 97h 93h                         | 00h<br>00h<br>00h<br>00h<br>00h<br>00h               | Auxiliary Register  Auxiliary 2 Register  Keyboard Level Selection Register  Keyboard input Enable Register  Keyboard interrupt Flag Register  Interrupt Request Control Register 2  USB Endpoint 3 Data Register                                                                                                                                                                                           |  |
| AUX AUX2 KBLS KBE KBF IRCON2 EP3DATA EP4DATA                        | 91h<br>92h<br>93h<br>94h<br>95h<br>97h                                       | 91h<br>92h<br>93h<br>94h<br>95h<br>97h                                       | 91h 97h 93h 94h                     | 00h<br>00h<br>00h<br>00h<br>00h<br>00h               | Auxiliary Register Auxiliary 2 Register Keyboard Level Selection Register Keyboard input Enable Register Keyboard interrupt Flag Register Interrupt Request Control Register 2 USB Endpoint 3 Data Register USB Endpoint 4 Data Register                                                                                                                                                                    |  |
| AUX AUX2 KBLS KBE KBF IRCON2 EP3DATA EP4DATA S0CON                  | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h                      | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h                      | 91h 97h 93h 94h 98h                 | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h        | Auxiliary Register  Auxiliary 2 Register  Keyboard Level Selection Register  Keyboard input Enable Register  Keyboard interrupt Flag Register  Interrupt Request Control Register 2  USB Endpoint 3 Data Register  USB Endpoint 4 Data Register  Serial Port 0, Control Register                                                                                                                            |  |
| AUX AUX2 KBLS KBE KBF IRCON2 EP3DATA EP4DATA SOCON SOBUF            | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h               | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h               | 91h 97h 93h 94h 98h 99h             | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | Auxiliary Register Auxiliary 2 Register Keyboard Level Selection Register Keyboard input Enable Register Keyboard interrupt Flag Register Interrupt Request Control Register 2 USB Endpoint 3 Data Register USB Endpoint 4 Data Register Serial Port 0, Control Register Serial Port 0, Data Buffer                                                                                                         |  |
| AUX AUX2 KBLS KBE KBF IRCON2 EP3DATA EP4DATA S0CON S0BUF IEN2       | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h               | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h               | 91h 97h 93h 94h 98h 99h 9Ah         | 00h              | Auxiliary Register Auxiliary 2 Register Keyboard Level Selection Register Keyboard input Enable Register Keyboard interrupt Flag Register Interrupt Request Control Register 2 USB Endpoint 3 Data Register USB Endpoint 4 Data Register Serial Port 0, Control Register Serial Port 0, Data Buffer Interrupt Enable Register 2                                                                             |  |
| AUX AUX2 KBLS KBE KBF IRCON2 EP3DATA EP4DATA SOCON SOBUF            | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h               | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h               | 91h 97h 93h 94h 98h 99h             | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | Auxiliary Register  Auxiliary 2 Register  Keyboard Level Selection Register  Keyboard input Enable Register  Keyboard interrupt Flag Register  Interrupt Request Control Register 2  USB Endpoint 3 Data Register  USB Endpoint 4 Data Register  Serial Port 0, Control Register  Serial Port 0, Data Buffer  Interrupt Enable Register 2  Serial Port 1, Control Register  Serial Port 1, Reload Register, |  |
| AUX AUX2 KBLS KBE KBF IRCON2 EP3DATA EP4DATA SOCON SOBUF IEN2 S1CON | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h<br>9Ah<br>9Bh | 91h<br>92h<br>93h<br>94h<br>95h<br>97h<br>-<br>-<br>98h<br>99h<br>9Ah<br>9Bh | 91h 97h 93h 94h 98h 99h 9Ah 9Bh     | 00h              | Auxiliary Register  Auxiliary 2 Register  Keyboard Level Selection Register  Keyboard input Enable Register  Keyboard interrupt Flag Register  Interrupt Request Control Register 2  USB Endpoint 3 Data Register  USB Endpoint 4 Data Register  Serial Port 0, Control Register  Serial Port 0, Data Buffer  Interrupt Enable Register 2  Serial Port 1, Control Register                                  |  |



|                 | Loc         | cation: A0h ~ AFh  |                    | Reset |                                             |  |
|-----------------|-------------|--------------------|--------------------|-------|---------------------------------------------|--|
| Register        | Method<br>1 | Method 2<br>Page 0 | Method 2<br>Page 1 | value | Description                                 |  |
| P2              | A0h         | A0h                | A0h                | FFh   | Port 2                                      |  |
| PWMADDR         | A2h         | -                  | -                  | 00h   | PWM Address Register                        |  |
| PWMDATA         | A3h         | -                  | -                  | 00h   | PWM Data Register                           |  |
| BARCODE<br>ADDR | A4h         | -                  | -                  | 00h   | Barcode Address Register                    |  |
| BARCODE<br>DATA | A5h         | -                  | -                  | 00h   | Barcode Data Register                       |  |
| USBDATA         | A7h         | -                  | -                  | 00h   | USB Data Register                           |  |
| EP1CNT          | -           | -                  | A1h                | 00h   | USB Endpoint 1 Data Counter<br>Register     |  |
| EP2CNT          | -           | -                  | A2h                | 00h   | USB Endpoint 2 Data Counter<br>Register     |  |
| EP3CNT          | -           | -                  | A3h                | 00h   | USB Endpoint 3 Data Counter<br>Register     |  |
| EP4CNT          | -           | -                  | A4h                | 00h   | USB Endpoint 4 Data Counter<br>Register     |  |
| EP0DATA         | -           | -                  | A7h                | 00h   | USB Endpoint 0 Data Register                |  |
| IEN0            | A8h         | A8h                | A8h                | 00h   | Interrupt Enable Register 0                 |  |
| IP0             | A9h         | A9h                | A9h                | 00h   | Interrupt Priority Register 0               |  |
| S0RELL          | AAh         | AAh                | AAh                | 00h   | Serial Port 0, Reload Register,<br>Low Byte |  |
| ADCC1           | ABh         | ABh                | ABh                | 00h   | ADC Control 1 Register                      |  |
| ADCC2           | ACh         | ACh                | ACh                | 00h   | ADC Control 2 Register                      |  |
| ADCDH           | ADh         | ADh                | ADh                | 00h   | ADC Data Register, High Byte                |  |
| ADCDL           | AEh         | AEh                | AEh                | 00h   | ADC Data Register, Low Byte                 |  |
| ADCCS           | AFh         | AFh                | AFh                | 00h   | ADC Clock Select Register                   |  |
|                 |             | ation: B0h -       |                    | Reset | <b>-</b>                                    |  |
| Register        | Method<br>1 | Method 2<br>Page 0 | Method 2<br>Page 1 | value | Description                                 |  |
| P3              | B0h         | B0h                | B0h                | FFh   | Port 3                                      |  |
| WDTC            | B6h         | B6h                | -                  | 04h   | Watchdog Timer Control<br>Register          |  |
| WDTK            | B7h         | B7h                | -                  | 00h   | Watchdog Timer Refresh Key<br>Register      |  |
| HSKSTAT         | -           | -                  | B1h                | 80h   | USB Handshake Status Register               |  |
| UIER1           | -           | -                  | B2h                | 00h   | USB Interrupt Enable Register 1             |  |
| UIER2           | -           | -                  | B3h                | 00h   | USB Interrupt Enable Register 2             |  |
| UIFR1           | -           | -                  | B4h                | 00h   | USB Interrupt Flag Register 1               |  |
| UIFR2           | -           | -                  | B5h                | 00h   | USB Interrupt Flag Register 2               |  |
| EPDRDY          | -           | -                  | B6h                | 2Ah   | USB Endpoint Data Ready<br>Register         |  |
| EP0CNT          | -           | -                  | B7h                | 00h   | USB Endpoint 0 Data Counter<br>Register     |  |
| IEN1            | B8h         | B8h                | B8h                | 00h   | Interrupt Enable Register 1                 |  |
| IP1             | B9h         | B9h                | B9h                | 00h   | Interrupt Priority Register 1               |  |
| S0RELH          | BAh         | BAh                | BAh                | 00h   | Serial Port 0, Reload Register,             |  |

Specifications subject to change without notice contact your sales representatives for the most recent information.

ISSFD-M071

Ver A SM59A16U1 04/12/2013

|          |             |                    |                    |       | High Byte                                         |
|----------|-------------|--------------------|--------------------|-------|---------------------------------------------------|
| 0405111  | DDI         | DDI                | DDI                | 001   | Serial Port 1, Reload Register,                   |
| S1RELH   | BBh         | BBh                | BBh                | 00h   | High Byte                                         |
| CLKSEL   | BDh         | BDh                | BDh                | 00h   | System Clock Select Register                      |
| PAGESEL  | BEh         | BEh                | BEh                | 00h   | SFR Page Mode Select Register                     |
| PWMINTF  | -           | -                  | BCh                | 00h   | PWM Interrupt Flag Register                       |
| DSTALL   | -           | -                  | BFh                | 00h   | USB Device Stall Register                         |
| Davistan |             | ation: C0h -       |                    | Reset | Description                                       |
| Register | Method<br>1 | Method 2<br>Page 0 | Method 2<br>Page 1 | value | Description                                       |
| IRCON    | C0h         | C0h                | C0h                | 00h   | Interrupt Request Control Register                |
| CCEN     | C1h         | C1h                | -                  | 00h   | Compare/Capture Enable Register                   |
| CCH1     | C3h         | C3h                | -                  | 00h   | Compare/Capture Register 1,<br>High Byte          |
| CCL2     | C4h         | C4h                | -                  | 00h   | Compare/Capture Register 2,<br>Low Byte           |
| CCH2     | C5h         | C5h                | -                  | 00h   | Compare/Capture Register 2, High Byte             |
| CCL3     | C6h         | C6h                | -                  | 00h   | Compare/Capture Register 3,<br>Low Byte           |
| ССНЗ     | C7h         | C7h                | -                  | 00h   | Compare/Capture Register 3,<br>High Byte          |
| RDATA    | -           | -                  | C1h                | 19h   | Barcode Rising of Data Register                   |
| FDATA    | -           | -                  | C2h                | 18h   | Barcode Falling of Data Register                  |
| DEVADR   | -           | -                  | C4h                | 00h   | USB Device Address Register                       |
| FRMNUMH  | -           | -                  | C5h                | 00h   | USB Frame Number Register,<br>High Byte           |
| FRMNUML  | -           | -                  | C6h                | 00h   | USB Frame Number Register,<br>Low Byte            |
| HSTALL   | -           | -                  | C7h                | 00h   | USB Host Stall Register                           |
| T2CON    | C8h         | C8h                | C8h                | 00h   | Timer 2 Control Register                          |
| CCCON    | C9h         | C9h                | -                  | 00h   | Compare/Capture Control<br>Register               |
| CRCL     | CAh         | CAh                | -                  | 00h   | Compare/Reload/Capture<br>Register, Low Byte      |
| TL2      | CCh         | CCh                | CCh                | 00h   | Timer 2 Register, Low Byte                        |
| TH2      | CDh         | CDh                | CDh                | 00h   | Timer 2 Register, High Byte                       |
| OpPin2   | CEh         | CEh                | -                  | 00h   | Op/Comparator Pin Select register 2               |
| DUTY3H   | -           | -                  | C9h                | 00h   | PWM 3 Duty Register, High Byte                    |
| BCCTRL   | -           | -                  | CAh                | 01h   | Barcode Control Register                          |
| ADDR2ML  | -           | -                  | CBh                | 00h   | Barcode Start address to SRAM Register, Low Byte  |
| ADDR2MH  | -           | -                  | CEh                | 00h   | Barcode Start address to SRAM Register, High Byte |
| David 4  |             | ation: D0h ~       |                    | Reset | D                                                 |
| Register | Method<br>1 | Method 2<br>Page 0 | Method 2<br>Page 1 | value | Description                                       |



| PSW             | D0h         | D0h                | D0h                | 00h   | Program Status Word                      |  |
|-----------------|-------------|--------------------|--------------------|-------|------------------------------------------|--|
| CCEN2           | D1h         | D1h                | -                  | 00h   | Compare/Capture Enable 2 Register        |  |
| P0M1            | D3h         | D3h                | -                  | 00h   | Port 0 Output Mode 1                     |  |
| P1M0            | D4h         | D4h                | -                  | 00h   | Port 1 Output Mode 0                     |  |
| P1M1            | D5h         | D5h                | -                  | 00h   | Port 1 Output Mode 1                     |  |
| P2M0            | D6h         | D6h                | -                  | 00h   | Port 2 Output Mode 0                     |  |
| P2M1            | D7h         | D7h                | -                  | 00h   | Port 2 Output Mode 1                     |  |
| DUTY0L          | -           | -                  | D1h                | 00h   | PWM 0 Duty Register, Low Byte            |  |
| DUTY1L          | -           | -                  | D3h                | 00h   | PWM 1 Duty Register, Low Byte            |  |
| DUTY1H          | -           | -                  | D4h                | 00h   | PWM 1 Duty Register, High Byte           |  |
| DUTY2L          | -           | -                  | D5h                | 00h   | PWM 2 Duty Register, Low Byte            |  |
| DUTY2H          | -           | -                  | D6h                | 00h   | PWM 2 Duty Register, High Byte           |  |
| PFCON           | D9h         | D9h                | D9h                | 00h   | Peripheral Frequency Control<br>Register |  |
| P3M0            | DAh         | DAh                | -                  | 00h   | Port 3 Output Mode 0                     |  |
| P3M1            | DBh         | DBh                | -                  | 00h   | Port 3 Output Mode 1                     |  |
| P4M0            | DCh         | DCh                | -                  | 00h   | Port 4 Output Mode 0                     |  |
| P4M1            | DDh         | DDh                | -                  | 00h   | Port 4 Output Mode 1                     |  |
| FLTCONFIG       | -           | -                  | DBh                | 80h   | PWM Fault Configure Register             |  |
| FLTNF           | -           | -                  | DCh                | 00h   | PWM Fault Noise Filter Register          |  |
| PWM<br>POLARITY | -           | -                  | DDh                | FFh   | PWM Polarity Register                    |  |
| OVRIDEDIS       | -           | -                  | DEh                | FFh   | PWM Override Disable Register            |  |
| OVRIDE<br>DATA  |             | -                  | DFh                | 00h   | PWM Override Data Register               |  |
|                 | Loc         | cation: E0h -      | - EFh              | Reset |                                          |  |
| Register        | Method<br>1 | Method 2<br>Page 0 | Method 2<br>Page 1 | value | Description                              |  |
| ACC             | E0h         | E0h                | E0h                | 00h   | Accumulator                              |  |
| ISPFAH          | E1h         | E1h                | E1h                | FFh   | ISP Flash Address Register,<br>High Byte |  |
| ISPFAL          | E2h         | E2h                | E2h                | FFh   | ISP Flash Address Register, Low Byte     |  |
| ISPFD           | E3h         | E3h                | E3h                | FFh   | ISP Flash Data Register                  |  |
| ISPFC           | E4h         | E4h                | E4h                | 00h   | ISP Flash Control Register               |  |
| LVC             | E6h         | E6h                | E6h                | 20h   | Low Voltage Control Register             |  |
| SWRES           | E7h         | E7h                | E7h                | 00h   | Software Reset Register                  |  |
| P4              | E8h         | E8h                | E8h                | FFh   | Port 4                                   |  |
| MD0             | E9h         | E9h                | -                  | 00h   | Multiplication/Division Register 0       |  |
| MD1             | EAh         | EAh                | -                  | 00h   | Multiplication/Division Register 1       |  |
| MD2             | EBh         | EBh                | -                  | 00h   | Multiplication/Division Register 2       |  |
| MD3             | ECh         | ECh                | -                  | 00h   | Multiplication/Division Register 3       |  |
| MD4             | EDh         | EDh                | -                  | 00h   | Multiplication/Division Register 4       |  |
| MD5             | EEh         | EEh                | -                  | 00h   | Multiplication/Division Register 5       |  |
| ARCON           | EFh         | EFh                | _                  | 00h   | Arithmetic Control Register              |  |

| DEADTIME0          | -           | •                  | E9h                | 00h   | PWM Dead Time 0 Register                         |
|--------------------|-------------|--------------------|--------------------|-------|--------------------------------------------------|
| DEADTIME1          | -           | -                  | EAh                | 00h   | PWM Dead Time 1 Register                         |
| DEADTIME2          | -           | -                  | EBh                | 00h   | PWM Dead Time 2 Register                         |
| DEADTIME3          | -           | •                  | ECh                | 00h   | PWM Dead Time 3 Register                         |
| PWMSEV             | -           | -                  | EDh                | 00h   | PWM Special Event Register                       |
| PWMTBPOST<br>SCALE | -           | -                  | EEh                | 00h   | PWM Time Base Post Scale<br>Register             |
| LNGDATAL           | -           |                    | EFh                | 00h   | Barcode Length of Data<br>Register, High Byte    |
|                    | Loc         | cation: F0h ~      | FFh                | Reset |                                                  |
| Register           | Method<br>1 | Method 2<br>Page 0 | Method 2<br>Page 1 | value | Description                                      |
| В                  | F0h         | F0h                | F0h                | 00h   | B Register                                       |
| SPIC1              | F1h         | F1h                | -                  | 08h   | SPI Control Register 1                           |
| SPIC2              | F2h         | F2h                | -                  | 00h   | SPI Control Register 2                           |
| SPITXD             | F3h         | F3h                | -                  | 00h   | SPI Transmit Data Buffer                         |
| SPIRXD             | F4h         | F4h                | -                  | 00h   | SPI Receive Data Buffer                          |
| SPIS               | F5h         | F5h                | -                  | 40h   | SPI Status Register                              |
| OpPin              | F6h         | F6h                | -                  | 00h   | Op/Comparator Pin Select<br>Register             |
| TAKEY              | F7h         | F7h                | F7h                | 00h   | Time Access Key Register                         |
| PERIODL            | -           | •                  | F1h                | FFh   | PWM Period Register, Low Byte                    |
| PERIODH            | -           | -                  | F2h                | 3Fh   | PWM Period Register, High Byte                   |
| SEVTCMPL           | -           | -                  | F3h                | FFh   | PWM Special Event Compare<br>Register, Low Byte  |
| SEVTCMPH           | -           | -                  | F4h                | 3Fh   | PWM Special Event Compare<br>Register, High Byte |
| PWMEN              | -           | -                  | F5h                | 00h   | PWM Output Enable Register                       |
| USTAT              | -           | -                  | F6h                | 00h   | USB Status Register                              |
| IICS               | F8h         | F8h                | -                  | 00h   | IIC Status Register                              |
| IICCTL             | F9h         | F9h                | -                  | 04h   | IIC Control Register                             |
| IICA1              | FAh         | FAh                | -                  | A0h   | IIC Address 1 Register                           |
| IICA2              | FBh         | FBh                | -                  | 60h   | IIC Address 2 Register                           |
| IICRWD             | FCh         | FCh                | -                  | 00h   | IIC Read / Write Register                        |
| IICEBT             | FDh         | FDh                | -                  | 00h   | IIC Enable Bus Transaction<br>Register           |
| Cmp0CON            | FEh         | FEh                | -                  | 00h   | Comparator 0 Control Register                    |
| Cmp1CON            | FFh         | FFh                | -                  | 00h   | Comparator 1 Control Register                    |
| PWMTBC0            | -           | -                  | F9h                | 00h   | PWM Time Base Control 0 Register                 |
| PWMTBC1            | -           | -                  | FAh                | 00h   | PWM Time Base Control 1 Register                 |
| PWMOPMOD           | -           | -                  | FBh                | 00h   | PWM Output Pair Mode Register                    |
| TBCOUNTERL         | -           | -                  | FCh                | 00h   | PWM Time Base Counter<br>Register, Low Byte      |
| TBCOUNTERH         | -           | -                  | FDh                | 00h   | PWM Time Base Counter<br>Register, High Byte     |
| UCTRL1             | -           | -                  | FEh                | 20h   | USB Control 1 Register                           |





| UCTRL2 | - | - | FFh | 02h | USB Control 2 Register |
|--------|---|---|-----|-----|------------------------|

# **Function Description**

#### 1. General Features

SM59A16U1 is an 8-bit micro-controller. All of its functions and the detailed meanings of SFR will be given in the following sections.

#### 1.1 Embedded Flash

The program can be loaded into the embedded 64KBFlash memory via its writer or In-System Programming (ISP). The high-quality Flash has a 100K-write cycle life, suitable for re-programming and data recording as EEPROM.

#### 1.2 IO Pads

The SM59A16U1 has Five I/O ports: Port 0, Port 1, Port 2, Port 3 and Port4. Ports 0, 1, 2, 3 are 8-bit ports.. These are: quasi-bidirectional (standard 8051 port outputs), push-pull, open drain, and input-only. As description in section 5.

All the pads for P0 \ P1 \ P2 \ P3 and P4 are with slew rate to reduce EMI. The IO pads can withstand 4KV ESD in human body mode guaranteeing the SM59A16U1's quality in high electro-static environments.

The OCI\_SCL · ALE and OCI\_SDA can be configured as I/O ports P4.4 · P4.5 and P4.6 by writer or in ISP mode.

All the pins on P0 ~ P4 are with slew rate adjustment to reduce EMI. The other way to reduce EMI is to disable the ALE output if unused. This is selected by its SFR. The IO pads can withstand 4KV ESD in human body mode guaranteeing the SM59A16U1's quality in high electro-static environments.

#### 1.3 2T/1T Selection

SM59A16U1 is a 2T or 1T MCU, i.e., its machine cycle is two-clock or one-clock. In the other words, it can execute one instruction within two clocks or only one clock. The difference between 2T mode and 1T mode are given in the example in Fig. 1-1.





Fig. 1-2: (b) The waveform of internal instruction signal in 1T mode

The default is in 1T mode, not every instruction can be executed with one machine cycle. The exact machine cycle number for all the instructions are given in the next section.

#### 1.4 RESET

#### 1.4.1 Hardware RESET Function

SM59A16U1 provides Internal reset circuit inside, the Internal reset time can set by writer or ISP.

| Internal Reset time |
|---------------------|
| 25ms (default)      |
| 200ms               |
| 100ms               |
| 50ms                |
| 16ms                |
| 8ms                 |
| 4ms                 |

#### 1.4.2 Software RESET Function

SM59A16U1 provides one software reset mechaniOB to reset whole chip. To perform a software reset, the firmware must write three specific values 55h, AAh and 5Ah sequentially to the TAKEY register to enable the Software Reset register (SWRES) write attribute. After SWRES register obtain the write authority, the firmware can write FFh to the SWRES register. The hardware will decode a reset signal that "OR" with the other hardware reset. The SWRES register is self-reset at the end of the software reset procedure.

| Mnemonic                | Description                 | Dir. | Bit 7       | Bit 6 | Bit 5 | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 | RST |
|-------------------------|-----------------------------|------|-------------|-------|-------|-------|---------|-------|-------|-------|-----|
| Software Reset function |                             |      |             |       |       |       |         |       |       |       |     |
| TAKEY                   | Time Access<br>Key register | F7h  | TAKEY [7:0] |       |       |       |         | 00H   |       |       |     |
| SWRES                   | Software Reset register     | E7h  |             |       |       | SWRE  | S [7:0] |       |       |       | 00H |

#### 1.4.3 Time Access Key Register( TAKEY )

| Mnemor | nic: TAKE | Υ |      |         |   |   | Addr | ess: F7H |
|--------|-----------|---|------|---------|---|---|------|----------|
| 7      | 6         | 5 | 4    | 3       | 2 | 1 | 0    | Reset    |
|        |           |   | TAKE | Y [7:0] |   |   |      | 00H      |

Software reset register (SWRES) is read-only by default; software must write three specific values 55h, AAh and 5Ah sequentially to the TAKEY register to enable the SWRES register write attribute. That is:

MOV TAKEY, #55h MOV TAKEY, #AAh MOV TAKEY, #5Ah

#### 1.4.4 Software Reset Register( SWRES )

| Mnen | nonic: SV   | VRES |   |   |   |   | Ad | ldress:E7H |
|------|-------------|------|---|---|---|---|----|------------|
| 7    | 6           | 5    | 4 | 3 | 2 | 1 | 0  | Reset      |
|      | SWRES [7:0] |      |   |   |   |   |    | 00H        |



SWRES [7:0]: Software reset register bit. These 8-bit is self-reset at the end of the reset procedure.

SWRES [7:0] = FFh, software reset.

SWRES [7:0] =  $00h \sim FEh$ , MCU no action.

## 1.4.5 Example Of Software Reset

MOV TAKEY, #55h MOV TAKEY, #AAh

MOV TAKEY, #5Ah ; enable SWRES write attribute

MOV SWRES, #FFh ; software reset MCU

#### 1.5 Clocks

SM59A16U1 offers four modes to set the system clock. The system clock can set by writer or ICP.

- IRC: Internal RC-Oscillator and clock is 22.1184MHz fixed (Default).
- 20K: Internal RC-Oscillator and clock is 20K Hz fixed.
- Xtal: External crystal, and may be connected on XTAL1/XTAL2.
- PLL: According to the external crystal generates a fixed 48MHz frequency.
  - System divide clock can't be "DIVIDE 1" in PLL mode; otherwise the PLL (48MHz) will exceed MCU limitation (25MHz).
  - For example to using PLL for system clock:

Crystal:12MHz

System Clock: PLL (48MHz fixed). System Divide Clock: Divide 2.

MCU generates clock is 24MHz. (48MHz/2)

Note: Recommended to select 6, 12 or 24MHz crystal when USB is used.

The internal clock sources are from the internal OSC with difference frequency division As shown in Table 1-1, the clock source can set by writer or ICP.

Table 1-1: Selection of clock source

| Clock source                                               |
|------------------------------------------------------------|
| external crystal (use XTAL1 and XTAL2 pins)                |
| external crystal (only use XTAL1, the XTAL2 define as I/O) |
| 22.1184MHz from internal OSC                               |
| 22.1184MHz/2 from internal OSC                             |
| 22.1184MHz/4 from internal OSC                             |
| 22.1184MHz/16 from internal OSC                            |

There may be having a little variance in the frequency from the internal OSC. The max variance as giving in Table 1-2.

Table 1-2: Temperature with variance

| Temperature | Max Variance |
|-------------|--------------|
| <b>25</b> ℃ | ±2%          |



# 2. Instruction Set

All SM59A16U1 instructions are binary code compatible and perform the same functions as they do with the industry standard 8051. The following tables give a summary of the instruction set cycles of the SM59A16U1 Microcontroller core. As given in Table

Table 2-1: Arithmetic operations

| Mnemonic      | Description                                 | Code  | Bytes | Cycles |
|---------------|---------------------------------------------|-------|-------|--------|
| ADD A,Rn      | Add register to accumulator                 | 28-2F | 1     | 1      |
| ADD A, direct | Add direct byte to accumulator              | 25    | 2     | 2      |
| ADD A,@Ri     | Add indirect RAM to accumulator             | 26-27 | 1     | 2      |
| ADD A,#data   | Add immediate data to accumulator           | 24    | 2     | 2      |
| ADDC A,Rn     | Add register to accumulator with carry flag | 38-3F | 1     | 1      |
| ADDC A,direct | Add direct byte to A with carry flag        | 35    | 2     | 2      |
| ADDC A,@Ri    | Add indirect RAM to A with carry flag       | 36-37 | 1     | 2      |
| ADDC A,#data  | Add immediate data to A with carry flag     | 34    | 2     | 2      |
| SUBB A,Rn     | Subtract register from A with borrow        | 98-9F | 1     | 1      |
| SUBB A,direct | Subtract direct byte from A with borrow     | 95    | 2     | 2      |
| SUBB A,@Ri    | Subtract indirect RAM from A with borrow    | 96-97 | 1     | 2      |
| SUBB A,#data  | Subtract immediate data from A with borrow  | 94    | 2     | 2      |
| INC A         | Increment accumulator                       | 04    | 1     | 1      |
| INC Rn        | Increment register                          | 08-0F | 1     | 2      |
| INC direct    | Increment direct byte                       | 05    | 2     | 3      |
| INC @Ri       | Increment indirect RAM                      | 06-07 | 1     | 3      |
| INC DPTR      | Increment data pointer                      | A3    | 1     | 1      |
| DEC A         | Decrement accumulator                       | 14    | 1     | 1      |
| DEC Rn        | Decrement register                          | 18-1F | 1     | 2      |
| DEC direct    | Decrement direct byte                       | 15    | 2     | 3      |
| DEC @Ri       | Decrement indirect RAM                      | 16-17 | 1     | 3      |
| MULAB         | Multiply A and B                            | A4    | 1     | 5      |
| DIV           | Divide A by B                               | 84    | 1     | 5      |
| DA A          | Decimal adjust accumulator                  | D4    | 1     | 1      |



Table 2-2: Logic operations

| Mnemonic         | Description                                | Code  | Bytes | Cycles |
|------------------|--------------------------------------------|-------|-------|--------|
| ANL A,Rn         | AND register to accumulator                | 58-5F | 1     | 1      |
| ANL A, direct    | AND direct byte to accumulator             | 55    | 2     | 2      |
| ANL A,@Ri        | AND indirect RAM to accumulator            | 56-57 | 1     | 2      |
| ANL A,#data      | AND immediate data to accumulator          | 54    | 2     | 2      |
| ANL direct,A     | AND accumulator to direct byte             | 52    | 2     | 3      |
| ANL direct,#data | AND immediate data to direct byte          | 53    | 3     | 4      |
| ORL A,Rn         | OR register to accumulator                 | 48-4F | 1     | 1      |
| ORL A, direct    | OR direct byte to accumulator              | 45    | 2     | 2      |
| ORLA,@Ri         | OR indirect RAM to accumulator             | 46-47 | 1     | 2      |
| ORL A,#data      | OR immediate data to accumulator           | 44    | 2     | 2      |
| ORL direct,A     | OR accumulator to direct byte              | 42    | 2     | 3      |
| ORL direct,#data | OR immediate data to direct byte           | 43    | 3     | 4      |
| XRL A,Rn         | Exclusive OR register to accumulator       | 68-6F | 1     | 1      |
| XRL A, direct    | Exclusive OR direct byte to accumulator    | 65    | 2     | 2      |
| XRLA,@Ri         | Exclusive OR indirect RAM to accumulator   | 66-67 | 1     | 2      |
| XRL A,#data      | Exclusive OR immediate data to accumulator | 64    | 2     | 2      |
| XRL direct,A     | Exclusive OR accumulator to direct byte    | 62    | 2     | 3      |
| XRL direct,#data | Exclusive OR immediate data to direct byte | 63    | 3     | 4      |
| CLR A            | Clear accumulator                          | E4    | 1     | 1      |
| CPLA             | Complement accumulator                     | F4    | 1     | 1      |
| RLA              | Rotate accumulator left                    | 23    | 1     | 1      |
| RLC A            | Rotate accumulator left through carry      | 33    | 1     | 1      |
| RR A             | Rotate accumulator right                   | 03    | 1     | 1      |
| RRC A            | Rotate accumulator right through carry     | 13    | 1     | 1      |
| SWAP A           | Swap nibbles within the accumulator        | C4    | 1     | 1      |



Table 2-3: Data transfer

| Mnemonic             | Description                                    | Code  | Bytes | Cycles |
|----------------------|------------------------------------------------|-------|-------|--------|
| MOV A,Rn             | Move register to accumulator                   | E8-EF | 1     | 1      |
| MOV A, direct        | Move direct byte to accumulator                | E5    | 2     | 2      |
| MOV A,@Ri            | Move indirect RAM to accumulator               | E6-E7 | 1     | 2      |
| MOV A,#data          | Move immediate data to accumulator             | 74    | 2     | 2      |
| MOV Rn,A             | Move accumulator to register                   | F8-FF | 1     | 2      |
| MOV Rn,direct        | Move direct byte to register                   | A8-AF | 2     | 4      |
| MOV Rn,#data         | Move immediate data to register                | 78-7F | 2     | 2      |
| MOV direct,A         | Move accumulator to direct byte                | F5    | 2     | 3      |
| MOV direct,Rn        | Move register to direct byte                   | 88-8F | 2     | 3      |
| MOV direct1, direct2 | Move direct byte to direct byte                | 85    | 3     | 4      |
| MOV direct,@Ri       | Move indirect RAM to direct byte               | 86-87 | 2     | 4      |
| MOV direct,#data     | Move immediate data to direct byte             | 75    | 3     | 3      |
| MOV @Ri,A            | Move accumulator to indirect RAM               | F6-F7 | 1     | 3      |
| MOV @Ri,direct       | Move direct byte to indirect RAM               | A6-A7 | 2     | 5      |
| MOV @Ri,#data        | Move immediate data to indirect RAM            | 76-77 | 2     | 3      |
| MOV DPTR,#data16     | Load data pointer with a 16-bit constant       | 90    | 3     | 3      |
| MOVC A,@A+DPTR       | Move code byte relative to DPTR to accumulator | 93    | 1     | 3      |
| MOVC A,@A+PC         | Move code byte relative to PC to accumulator   | 83    | 1     | 3      |
| PUSH direct          | Push direct byte onto stack                    | C0    | 2     | 4      |
| POP direct           | Pop direct byte from stack                     | D0    | 2     | 3      |
| XCH A,Rn             | Exchange register with accumulator             | C8-CF | 1     | 2      |
| XCH A,direct         | Exchange direct byte with accumulator          | C5    | 2     | 3      |
| XCH A,@Ri            | Exchange indirect RAM with accumulator         | C6-C7 | 1     | 3      |
| XCHD A,@Ri           | Exchange low-order nibble indir. RAM with A    | D6-D7 | 1     | 3      |

Table 2-4: Program branches

| Mnemonic           | Description                                    | Code  | Bytes | Cycles |
|--------------------|------------------------------------------------|-------|-------|--------|
| ACALL addr11       | Absolute subroutine call                       | xxx11 | 2     | 6      |
| LCALL addr16       | Long subroutine call                           | 12    | 3     | 6      |
| RET                | from subroutine                                | 22    | 1     | 4      |
| RETI               | from interrupt                                 | 32    | 1     | 4      |
| AJMP addr11        | Absolute jump                                  | xxx01 | 2     | 3      |
| LJMP addr16        | Long iump                                      | 02    | 3     | 4      |
| SJMP rel           | Short jump (relative addr.)                    | 80    | 2     | 3      |
| JMP @A+DPTR        | Jump indirect relative to the DPTR             | 73    | 1     | 2      |
| JZ rel             | Jump if accumulator is zero                    | 60    | 2     | 3      |
| JNZ rel            | Jump if accumulator is not zero                | 70    | 2     | 3      |
| JC rel             | Jump if carry flag is set                      | 40    | 2     | 3      |
| JNC                | Jump if carry flag is not set                  | 50    | 2     | 3      |
| JB bit,rel         | Jump if direct bit is set                      | 20    | 3     | 4      |
| JNB bit,rel        | Jump if direct bit is not set                  | 30    | 3     | 4      |
| JBC bit,direct rel | Jump if direct bit is set and clear bit        | 10    | 3     | 4      |
| CJNE A,direct rel  | Compare direct byte to A and jump if not equal | B5    | 3     | 4      |
| CJNE A,#data rel   | Compare immediate to A and jump if not equal   | B4    | 3     | 4      |
| CJNE Rn,#data rel  | Compare immed. to reg. and jump if not equal   | B8-BF | 3     | 4      |
| CJNE @Ri,#data rel | Compare immed. to ind. and jump if not equal   | B6-B7 | 3     | 4      |
| DJNZ Rn,rel        | Decrement register and jump if not zero        | D8-DF | 2     | 3      |
| DJNZ direct,rel    | Decrement direct byte and jump if not zero     | D5    | 3     | 4      |
| NOP                | No operation                                   | 00    | 1     | 1      |

Table 2-5: Boolean manipulation

| Mnemonic   | Description                           | Code | Bytes | Cycles |
|------------|---------------------------------------|------|-------|--------|
| CLR C      | Clear carry flag                      | C3   | 1     | 1      |
| CLR bit    | Clear direct bit                      | C2   | 2     | 3      |
| SETB C     | Set carry flag                        | D3   | 1     | 1      |
| SETB bit   | Set direct bit                        | D2   | 2     | 3      |
| CPL C      | Complement carry flag                 | B3   | 1     | 1      |
| CPL bit    | Complement direct bit                 | B2   | 2     | 3      |
| ANL C,bit  | AND direct bit to carry flag          | 82   | 2     | 2      |
| ANL C,/bit | AND complement of direct bit to carry | B0   | 2     | 2      |
| ORL C,bit  | OR direct bit to carry flag           | 72   | 2     | 2      |
| ORL C,/bit | OR complement of direct bit to carry  | A0   | 2     | 2      |
| MOV C,bit  | Move direct bit to carry flag         | A2   | 2     | 2      |
| MOV bit,C  | Move carry flag to direct bit         | 92   | 2     | 3      |

# 3. Memory Structure

The SM59A16U1 memory structure follows general 8052 structure. It is integrate the expanded 6KB data memory and 64KB program memory.

#### 3.1 Program Memory

The SM59A16U1 has 64KB on-chip flash memory which can be used as general program memory or EEPROM, on which include up to 4K byte specific ISP service program memory space. The address range for the 64K byte is \$0000 to \$FFFF. The address range for the ISP service program is \$F000 to \$FFFF. The ISP service program size can be partitioned as N blocks of 256 byte (N=0 to 16). When N=0 means no ISP service program space available, total 64K byte memory used as program memory. When N=1 means address \$FF00 to \$FFFF reserved for ISP service program. When N=2 means memory address \$FE00 to \$FFFF reserved for ISP service program...etc. Value N can be set and programmed into \$M59A16U1 by the writer or ICP. It can be used to record any data as EEPROM. The procedure of this EEPROM application function is described in the section 21 on internal ISP. As shown in Fig. 3-1



Fig. 3-1: SM59A16U1 programmable Flash

# 3.2 Data Memory

The SM59A16U1 has 6K+256B on-chip SRAM, 256 Bytes of it are the same as general 8052 internal memory structure while the expanded 6K Bytes on-chip SRAM can be accessed by external memory addressing method( by instruction MOVX.). As shown in Fig. 3-2 \ Fig. 3-3 and Fig. 3-4



Fig. 3-2: (a) External memory access as read



Fig. 3-3: (b)External memory access as write



Fig. 3-4: RAM architecture



# 3.3 Data Memory - Lower 128 Byte( 00h to 7Fh )

Data memory 00h to FFh is the same as 8052.

The address 00h to 7Fh can be accessed by direct and indirect addressing modes.

Address 00h to 1Fh is register area. Address 20h to 2Fh is memory bit area. Address 30h to 7Fh is for general memory area.

# 3.4 Data Memory - Higher 128 Byte( 80h to FFh )

The address 80h to FFh can be accessed by indirect addressing mode. Address 80h to FFh is data area.

# 3.5 Data Memory - Expanded 6K Bytes( 0000h ~ 0x17FFh )

From external address 0000h to 17FFh is the on-chip expanded SRAM area, total 6K Bytes. This area can be accessed by external direct addressing mode (by instruction MOVX).

If the address of instruction MOVX @DPTR is larger then 17FFh, the SM59A16U1 will generate the external memory control signal automatically.

The address space of instruction MOVX @Ri, i=0, 1 is determined by RCON [7:0] of special function register \$86 RCON (internal RAM control register). The default setting of RCON [7:0] is 00h (page0). One page of data RAM is 256 bytes.

When EMEN = 0, the internal 6K expanded RAM is enabled. If access memory space is more than 6K byte, the value of RCON is sent to Port2 to access external RAM.

When EMEN = 1, the internal 6K expanded RAM is disabled. The value of RCON is invalid and high byte address is decided by register context of Port2 register P2 [7:0].

| MOVX @Ri, A<br>MOVX A, @Ri | $0 \le RCON[7:0] \le 23$ | 24 ≦ RCON [7:0] ≦ 255   |
|----------------------------|--------------------------|-------------------------|
| EMEN = 0                   | Addr [15:8] <= RCON[7:0] | Port2 [7:0] <= P2[7:0]  |
| EMEN = 1                   | Port2 [7:0] <= P2 [7:0]  | Port2 [7:0] <= P2 [7:0] |



# 4. CPU Engine

The SM59A16U1 engine is composed of four components:

- (1) Control unit
- (2) Arithmetic logic unit
- (3) Memory control unit
- (4) RAM and SFR control unit

The SM59A16U1 engine allows to fetch instruction from program memory and to execute using RAM or SFR. The following chapter describes the main engine register.

| Mnemoni<br>c | Description                      | Dir. | Bit 7               | Bit 6                      | Bit 5    | Bit 4     | Bit 3   | Bit 2 | Bit 1        | Bit 0         | RST |
|--------------|----------------------------------|------|---------------------|----------------------------|----------|-----------|---------|-------|--------------|---------------|-----|
|              |                                  |      |                     | 80:                        | 51 Core  |           |         |       |              |               |     |
| ACC          | Accumulator                      | E0h  | ACC.7               | ACC.6                      | ACC.5    | ACC.4     | ACC.3   | ACC.2 | ACC.1        | ACC.0         | 00H |
| В            | B Register                       | F0h  | B.7                 | B.6                        | B.5      | B.4       | B.3     | B.2   | B.1          | B.0           | 00H |
| PSW          | Program Status<br>Word           | D0h  | CY                  | CY AC F0 RS[1:0] OV PSW. P |          |           |         |       | Р            | 00H           |     |
| SP           | Stack Pointer                    | 81h  |                     |                            |          | SP[       | 7:0]    |       |              |               | 07H |
| DPL0         | Data Pointer Low 0               | 82h  |                     | DPL0[7:0]                  |          |           |         |       |              | 00H           |     |
| DPH0         | Data Pointer High<br>0           | 83h  |                     | DPH0[7:0]                  |          |           |         |       |              | 00H           |     |
| DPL1         | Data Pointer Low<br>1            | 84h  |                     | DPL1[7:0]                  |          |           |         |       |              | 00H           |     |
| DPH1         | Data Pointer High<br>1           | 85h  |                     | DPH1[7:0]                  |          |           |         |       |              | 00H           |     |
| AUX          | Auxiliary Register               | 91h  | BRGS                | -                          | P4SPI    | P4UR<br>1 | P4IIC   | P0KBI | -            | DPS           | 00H |
| RCON         | Internal RAM<br>Control Register | 86h  |                     |                            |          | RCO       | N[7:0]  |       |              |               | 00H |
| CKCON        | Clock Control<br>Register        | 8Eh  | CLOC<br>K_RE<br>ADY |                            | ITS[2:0] |           | -       | CI    | LKOUT[2      | :0]           | 00H |
| IFCON        | Interface Control<br>Register    | 8Fh  | -                   | CDPR                       | F32K     | F16K      |         | -     | EMEN         | ISPE          | 00H |
| PAGESEL      | SFR Page Mode<br>Select Register | BEh  |                     |                            |          | -         |         |       | Page_<br>num | Page_<br>mode | 00H |
| PWMADD<br>R  | PWM Address<br>Register          | A2h  |                     |                            |          | PWMAE     | DR[7:0] |       |              |               | 00H |
| PWMDAT<br>A  | PWM Data<br>Register             | A3h  |                     | PWMDATA[7:0]               |          |           |         |       |              | 00H           |     |
| USBADD<br>R  | USB Address<br>Register          | A6h  |                     | USBADDR[7:0]               |          |           |         |       |              | 00H           |     |
| USBDATA      | USB Data<br>Register             | A7h  |                     |                            |          | USBDA     | TA[7:0] |       |              |               | 00H |



#### 4.1 Accumulator

ACC is the Accumulator register. Most instructions use the accumulator to store the operand.

| Mnemor | Addre | ess: E0h |       |       |       |       |       |       |
|--------|-------|----------|-------|-------|-------|-------|-------|-------|
| 7      | 6     | 5        | 4     | 3     | 2     | 1     | 0     | Reset |
| ACC.7  | ACC.6 | ACC05    | ACC.4 | ACC.3 | ACC.2 | ACC.1 | ACC.0 | 00h   |

ACC[7:0]: The A (or ACC) register is the standard 8052 accumulator.

# 4.2 B Register

The B register is used during multiply and divide instructions. It can also be used as a scratch pad register to store temporary data.

| Mnemonic: B |     |     |     |     |     |     | Add | ress: F0h |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----------|
| 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   | Reset     |
| B.7         | B.6 | B.5 | B.4 | B.3 | B.2 | B.1 | B.0 | 00h       |

B[7:0]: The B register is the standard 8052 register that serves as a second accumulator.



# 4.3 Program Status Word ( PSW )

|   | Mnemo | Add | ress: D0h |          |   |    |    |   |       |
|---|-------|-----|-----------|----------|---|----|----|---|-------|
|   | 7     | 6   | 5         | 4        | 3 | 2  | 1  | 0 | Reset |
| Γ | CY    | AC  | F0        | RS [1:0] |   | OV | F1 | Р | 00h   |

CY: Carry flag.

AC: Auxiliary Carry flag for BCD operations.

F0: General purpose Flag 0 available for user.

RS[1:0]: Register bank select, used to select working register bank.

| RS[1:0] | Bank Selected | Location  |
|---------|---------------|-----------|
| 00      | Bank 0        | 00h – 07h |
| 01      | Bank 1        | 08h – 0Fh |
| 10      | Bank 2        | 10h – 17h |
| 11      | Bank 3        | 18h – 1Fh |

OV: Overflow flag.

F1: General purpose Flag 1 available for user.

P: Parity flag, affected by hardware to indicate odd/even number of "one" bits in the Accumulator, i.e. even parity.

# 4.4 Stack Pointer (SP)

The stack pointer is a 1-byte register initialized to 07h after reset. This register is incremented before PUSH and CALL instructions, causing the stack to start from location 08h.

| Mnemo    | Mnemonic: SP Addres |   |   |   |   |   |   |       |
|----------|---------------------|---|---|---|---|---|---|-------|
| 7        | 6                   | 5 | 4 | 3 | 2 | 1 | 0 | Reset |
| SP [7:0] |                     |   |   |   |   |   |   |       |

SP[7:0]: The Stack Pointer stores the scratchpad RAM address where the stack begins. In other words, it always points to the top of the stack.

# 4.5 Data Pointer( DP )

The data pointer (DPTR) is 2-bytes wide. The lower part is DPL, and the highest is DPH. It can be loaded as a 2-byte register (e.g. MOV DPTR, #data16) or as two separate registers (e.g. MOV DPL,#data8). It is generally used to access the external code or data space (e.g. MOVC A, @A+DPTR, @DPTR respectively).

| Mnemo | nic: DPL  |   | Addre | ess: 82h |   |   |   |       |
|-------|-----------|---|-------|----------|---|---|---|-------|
| 7     | 6         | 5 | 4     | 3        | 2 | 1 | 0 | Reset |
|       | DPL [7:0] |   |       |          |   |   |   | 00h   |

DPL[7:0]: Data pointer Low 0

| Mnemoi | nic: DPH |   |     |         |   |   | Addre | ess: 83h |
|--------|----------|---|-----|---------|---|---|-------|----------|
| 7      | 6        | 5 | 4   | 3       | 2 | 1 | 0     | Reset    |
|        |          |   | DPF | l [7:0] |   |   |       | 00h      |

DPH [7:0]: Data pointer High 0



# 4.6 Data Pointer 1( DP1 )

The Dual Data Pointer accelerates the moves of data block. The standard DPTR is a 16-bit register that is used to address external memory or peripherals. In the SM59A16U1 core the standard data pointer is called DPTR, the second data pointer is called DPTR1. The data pointer select bit chooses the active pointer. The data pointer select bit is located in LSB of AUX register (DPS).

The user switches between pointers by toggling the LSB of AUX register. All DPTR-related instructions use the currently selected DPTR for any activity.

| Mnemo | nic: DPL1  | 1 |   |   |   |   | Addre | ess: 84h |
|-------|------------|---|---|---|---|---|-------|----------|
| 7     | 6          | 5 | 4 | 3 | 2 | 1 | 0     | Reset    |
|       | DPL1 [7:0] |   |   |   |   |   |       | 00h      |

DPL1[7:0]: Data pointer Low 1

| Mnemo | nic: DPH   | 1 |   |   |   |   | Addre | ess: 85h |
|-------|------------|---|---|---|---|---|-------|----------|
| 7     | 6          | 5 | 4 | 3 | 2 | 1 | 0     | Reset    |
|       | DPH1 [7:0] |   |   |   |   |   | 00h   |          |

DPH1[7:0]: Data pointer High 1

# 4.7 Auxiliary Register( AUX )

| Mnemonic: AUX |      |   |       |       |       |       |   | Addre | ss: 91h |  |
|---------------|------|---|-------|-------|-------|-------|---|-------|---------|--|
|               | 7    | 6 | 5     | 4     | 3     | 2     | 1 | 0     | Reset   |  |
|               | BRGS | - | P4SPI | P4UR1 | P4IIC | P0KBI | - | DPS   | 00H     |  |

BRGS: 0 = Baud Rate Generator by Timer 1 Register.

1 = Baud Rate Generator by Serial Port Register.

P4SPI: 0 = SPI function on P1.

1 = SPI function on P4

P4UR1: 0 = Serial interface 1 function on P1.

1 = Serial interface 1 function on P4.

P4IIC: 0 = IIC function on P1.

1 = IIC function on P4.

P0KBI: 0 = KBI function on P2.

1 = KBI function on P0.

DPS: DPS = 0 is selected DPTR0.

DPS = 1 is selected DPTR1.



## 4.8 Internal RAM Control Register( RCON )

SM59A16U1 has 6K byte on-chip expanded RAM which can be accessed by external memory addressing method only (By instruction MOVX). The address space of instruction MOVX @Ri, i= 0, 1 is determined by RCON [7:0] of RCON. The default setting of RCON [7:0] is 00h (page0).

| Mnemo | nic: RCO |   | Address: 86h |        |   |   |   |       |
|-------|----------|---|--------------|--------|---|---|---|-------|
| 7     | 6        | 5 | 4            | 3      | 2 | 1 | 0 | Reset |
|       |          |   | RCO          | N[7:0] |   |   |   | 00H   |

# 4.9 Clock Control Register( CKCON )

The register is used to select instruction timing and clock out selected.

| Mnemonic:       | CKCC | N      |    |   | Addres | ss: 8Eh |     |       |
|-----------------|------|--------|----|---|--------|---------|-----|-------|
| 7               | 6    | 5      | 4  | 3 | 2      | 1       | 0   | Reset |
| CLOCK_<br>READY |      | ITS[2: | 0] | - | C      | LKOUT[2 | :0] | 00H   |

CLOCK\_READY: Clock Ready flag

When change clock source on the fly, SW must check this flag;

If this bit be set, means clock source is stable, HW can keep working normally.

ITS[2:0]: Instruction timing select.

| ITS [2:0] | Mode                |
|-----------|---------------------|
| 000       | 1T instruction mode |
| 001       | 2T instruction mode |

CLKOUT[2:0]: Clock output select.

| CLKOUT[2:0] | Mode          |
|-------------|---------------|
| 000         | ALE (default) |
| 100         | P4.5          |
| x01         | Fosc          |
| x10         | Fosc/2        |
| x11         | Fosc/4        |

It can be used when the system clock in the internal RC oscillator.



# 4.10 Interface Control Register (IFCON)

 Mnemonic: IFCON
 Address: 8Fh

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 CDPR
 F32K
 F16K
 EMEN
 ISPE
 00H

CDPR: code protect (Read Only)

F32K: flash size is 32KB+4KB (Read Only) F16K: flash size is 16KB+4KB (Read Only)

EMEN: Internal 6K SRAM enable.(default is enable)

EMEN = 0, Enable internal 6K RAM and external 58K RAM.

EMEN = 1, Disable internal 6K RAM, Enable external 64K RAM.

ISPE: ISP function enable bit

ISPE = 1, enable ISP function ISPE = 0, disable ISP function

## 4.11 Page Select( PAGESEL )

The SM59A16U1 provide two different methods to set Special Function Register (SFR) are as follow:

SFR Method 1 (Indirect Mode): This method is only an SFR page. If you want to use

PWM or USB registers of the Method 2, can be used indirectly addressable setting.

Example: Write a data 0x80h to PWMEN Register in Method 1.

PAGESEL = 0x0h: // Method 1.

PWMADDR = 0xF5h; // PWMEN indirect address: 0xF5h (Indirect mode)

// (Refer Page1 Table of the Method 2)

PWMDATA = 0x80h; // Write data 0x80h to PWMEN.

SFR Method 2 (Page Mode): This method provides two SFR page to set the registers.

Example: Write a data 0x80h to PWMEN Register in Method 2, Page 1.

PAGESEL = 0x3h; // Method 2, Page 1 (Page mode)
PWMEN = 0x80h; // Write data 0x80h to PWMEN.

SFR Page Mode Table:

| Page_mode | Page_num | SFR Select           |
|-----------|----------|----------------------|
| 0         | 0        | SFR Method 1         |
| 0         | 1        | SFR Method 1         |
| 1         | 0        | SFR Method 2, Page 0 |
| 1         | 1        | SFR Method 2, Page 1 |

| Mnemo | nic: P | AGE: | SEL |   |   |          | Addre     | ss: BEh |
|-------|--------|------|-----|---|---|----------|-----------|---------|
| 7     | 6      | 5    | 4   | 3 | 2 | 1        | 0         | Reset   |
| -     |        |      |     |   |   | Page_num | Page_mode | 00H     |

Page\_num: This flag is used only in the SFR method 2.



0: page 0 mode.

1: page 1 mode.

Page\_mode: This flag is used to select SFR register table.

0: SFR Method 1 (indirect mode).1: SFR Method 2 (page mode).

## 4.12 PWM Address Register( PWMADDR )

| Mnemo        | Mnemonic: PWMADDR Address: |   |   |   |   |   |   |       |  |  |
|--------------|----------------------------|---|---|---|---|---|---|-------|--|--|
| 7            | 6                          | 5 | 4 | 3 | 2 | 1 | 0 | Reset |  |  |
| PWMADDR[7:0] |                            |   |   |   |   |   |   |       |  |  |

PWMADDR: PWM address register and can only use in SFR method 1 (Indirect mode).

PWMADDR and PWMDATA need to be used together.

#### 4.13 PWM Data Register( PWMDATA )

| Mnemo        | Mnemonic: PWMDATA Address |   |   |   |   |   |   |       |  |
|--------------|---------------------------|---|---|---|---|---|---|-------|--|
| 7            | 6                         | 5 | 4 | 3 | 2 | 1 | 0 | Reset |  |
| PWMDATA[7:0] |                           |   |   |   |   |   |   | 00H   |  |

PWMDATA: PWM data register and can only use in SFR method 1 (Indirect mode).

PWMDATA and PWMADDR need to be used together.

• Read a data from PWM register in SFR Method 1 (Indirect Mode):

Example: Read the PWMSEV data in SFR Method 1.

PAGESEL = 0x0h; // Method 1.

PWMADDR = 0xEDh; // PWMSEV indirect address: 0xEDh (Indirect mode)

// (Refer Page1 Table of the Method 2)

Val = PWMDATA; // Val: Read data from PWMSEV.



Read a data from PWM register in SFR Method 2 (Page Mode):

Example: Read the PWMSEV data in SFR Method 2, Page 1.

PAGESEL = 0x3h; // Method 2, Page 1 (Page mode)
Val = PWMSEV; // Val: Read data from PWMSEV.

The PWM Method1 and PWM Method 2 is same result.

#### 4.14 USB Address Register( USBADDR )

| Mnemo | Mnemonic: USBADDR Address: |   |   |   |   |   |   |       |  |  |
|-------|----------------------------|---|---|---|---|---|---|-------|--|--|
| 7     | 6                          | 5 | 4 | 3 | 2 | 1 | 0 | Reset |  |  |
|       | USBADDR[7:0]               |   |   |   |   |   |   |       |  |  |

USBADDR: USB address register and can only use in SFR method 1 (Indirect mode).

USBADDR and USBDATA need to be used together.

## 4.15 USB Data Register (USBDATA)

| Mnemo | Mnemonic: USBDATA Address: |   |   |   |   |   |   |       |  |  |
|-------|----------------------------|---|---|---|---|---|---|-------|--|--|
| 7     | 6                          | 5 | 4 | 3 | 2 | 1 | 0 | Reset |  |  |
|       | USBDATA[7:0]               |   |   |   |   |   |   |       |  |  |

USBDATA: USB data register and can only use in SFR method 1 (Indirect mode).

USBDATA and USBADDR need to be used together.

Write data to USB Register in SFR Method 1 (Indirect Mode):

Example: Write data 0x1h to UCTRL1 Register in SFR Method 1.

PAGESEL = 0x0h; // Method 1.

USBADDR = 0xFEh; // UCTRL1 indirect address: 0xFEh (Indirect mode)

// (Refer Page1 Table of the Method 2)

USBDATA = 0x1h; // Write data 0x01h to UCTRL1.

Write a data to USB Register in SFR Method 2 (Page Mode):

Example: Write data 0x1h to UCTRL1 Register in SFR Method 2, Page 1.

PAGESEL = 0x3h; // Method 2, Page 1 (Page mode)

UCTRL1 = 0x01h: // Write data 0x01h to UCTRL1.

The USB Method1 and USB Method 2 is same result.

#### 5. GPIO

The SM59A16U1 has four I/O ports: Port 0, Port 1, Port 2, Port 3 and Port 4. Ports 0, 1, 2, 3, are 8-bit ports and Port 4 is a 6-bit port. These are: quasi-bidirectional (standard 8051 port outputs), push-pull, open drain, and input-only. Two configuration registers for each port select the output type for each port pin. All I/O port pins on the SM59A16U1 may be configured by software to one of four types on a pin-by-pin basis, shown as below:

| Mnemonic | Description          | Dir. | Bit 7    | Bit 6    | Bit 5   | Bit 4 | Bit 3  | Bit 2 | Bit 1 | Bit 0 | RST  |
|----------|----------------------|------|----------|----------|---------|-------|--------|-------|-------|-------|------|
|          |                      |      | I/O port | function | registe | r     |        |       |       |       |      |
| P0M0     | Port 0 output mode 0 | D2h  |          |          |         | POMO  | 7:0]   |       |       |       | 00H  |
| P0M1     | Port 0 output mode 1 | D3h  |          |          |         | P0M   | 1[7:0] |       |       |       | 00H  |
| P1M0     | Port 1 output mode 0 | D4h  |          |          |         | P1M   | 0[7:0] |       |       |       | 00H  |
| P1M1     | Port 1 output mode 1 | D5h  |          |          |         | P1M   | 1[7:0] |       |       |       | 00H  |
| P2M0     | Port 2 output mode 0 | D6h  |          |          |         | P2M   | 0[7:0] |       |       |       | 00H  |
| P2M1     | Port 2 output mode 1 | D7h  |          |          |         | P2M   | 1[7:0] |       |       |       | 00H  |
| P3M0     | Port 3 output mode 0 | DAh  |          |          |         | P3M   | 0[7:0] |       |       |       | 00H  |
| P3M1     | Port 3 output mode 1 | DBh  |          |          |         | P3M   | 1[7:0] |       |       |       | 00H  |
| DAMO     | Port 4 output mode 0 | DCh  |          | P4M      | P4M     | P4M   | P4M    | P4M   | P4M   |       | 00H  |
| P4M0     | Port 4 output mode o | DCII | -        | 0.6      | 0.5     | 0.4   | 0.3    | 0.2   | 0.1   | -     | ООП  |
| P4M1     | Port 4 output mode 1 | DDh  | )Dh      |          | P4M     | P4M   | P4M    | P4M   | P4M   |       | 00H  |
| F +IVI I | Fort 4 output mode 1 | ווטט | _        | 1.6      | 1.5     | 1.4   | 1.3    | 1.2   | 1.1   | -     | 0011 |

Note: P0 is input only, when reset assert (even P1M0 reset value is 00H).

| PxM1.y | PxM0.y | Port output mode                                           |
|--------|--------|------------------------------------------------------------|
| 0      | 0      | Quasi-bidirectional (standard 8051 port outputs) (pull-up) |
| 0      | 1      | Push-pull                                                  |
| 1      | 0      | Input only (high-impedance)                                |
| 1      | 1      | Open drain                                                 |

The OCI SCL · ALE and OCI SDA can be define as P4.4 · P4.5 and P4.6 by writer or ISP ·

For general-purpose applications, every pin can be assigned to either high or low independently as given below:

| Mnemonic | Description | Dir. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | RST |
|----------|-------------|------|-------|-------|-------|-------|-------|-------|-------|-------|-----|
|          | Ports       |      |       |       |       |       |       |       |       |       |     |
| Port 0   | Port 0      | 80h  | P0.7  | P0.6  | P0.5  | P0.4  | P0.3  | P0.2  | P0.1  | P0.0  | FFh |
| Port 1   | Port 1      | 90h  | P1.7  | P1.6  | P1.5  | P1.4  | P1.3  | P1.2  | P1.1  | P1.0  | FFh |
| Port 2   | Port 2      | A0h  | P2.7  | P2.6  | P2.5  | P2.4  | P2.3  | P2.2  | P2.1  | P2.0  | FFh |
| Port 3   | Port 3      | B0h  | P3.7  | P3.6  | P3.5  | P3.4  | P3.3  | P3.2  | P3.1  | P3.0  | FFh |
| Port 4   | Port 4      | E8h  | -     | P4.6  | P4.5  | P4.4  | P4.3  | P4.2  | P4.1  | -     | FFh |

## 5.1 P0 (Port 0 Register)

| Mnemonic: P0 |      |      |      |      |      |      |      |      | ss: 80h |
|--------------|------|------|------|------|------|------|------|------|---------|
|              | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Reset   |
|              | P0.7 | P0.6 | P0.5 | P0.4 | P0.3 | P0.2 | P0.1 | P0.0 | FFh     |

P0.7~ 0: Port0 [7] ~ Port0 [0]

## 5.2 P1 ( Port 1 Register)

Mnemonic: P1 Address: 90h



| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Reset |   |
|------|------|------|------|------|------|------|------|-------|---|
| P1.7 | P1.6 | P1.5 | P1.4 | P1.3 | P1.2 | P1.1 | P1.0 | FFh   | l |

P1.7~ 0: Port1 [7] ~ Port1 [0]

## 5.3 P2 (Port 2 Register)

| Mnemo | Addres | s: A0h |      |      |      |      |      |       |
|-------|--------|--------|------|------|------|------|------|-------|
| 7     | 6      | 5      | 4    | 3    | 2    | 1    | 0    | Reset |
| P2.7  | P2.6   | P2.5   | P2.4 | P2.3 | P2.2 | P2.1 | P2.0 | FFh   |

P2.7~ 0: Port2 [7] ~ Port2 [0]

## 5.4 P3 (Port 3 Register)

| Mnemo | Addres | Address: B0h |      |      |      |      |      |       |
|-------|--------|--------------|------|------|------|------|------|-------|
| 7     | 6      | 5            | 4    | 3    | 2    | 1    | 0    | Reset |
| P3.7  | P3.6   | P3.5         | P3.4 | P3.3 | P3.2 | P3.1 | P3.0 | FFh   |

P3.7~ 0: Port3 [7] ~ Port3 [0]

## 5.5 P4 (Port 4 Register)

| Mnemo | nic: P4 |      | Addres | ss: E8h |      |      |   |       |
|-------|---------|------|--------|---------|------|------|---|-------|
| 7     | 6       | 5    | 4      | 3       | 2    | 1    | 0 | Reset |
| -     | P4.6    | P4.5 | P4.4   | P4.3    | P4.2 | P4.1 | - | FFh   |

P4.6~ 1: Port4 [6] ~ Port4 [1]



# 6. Multiplication Division Unit(MDU)

This on-chip arithmetic unit provides 32-bit division, 16-bit multiplication, shift and normalize features, etc. All operations are unsigned integer operations.

Table 6-1: 乘除寄存器

| Mnemonic | Description                               | Dir.  | Bit 7      | Bit 6                 | Bit 5       | Bit 4       | Bit 3      | Bit 2 | Bit 1 | Bit 0 | RST |
|----------|-------------------------------------------|-------|------------|-----------------------|-------------|-------------|------------|-------|-------|-------|-----|
|          |                                           | The r | elevant re | gisters of            | the Multip  | olication D | Division U | nit   |       |       |     |
| PCON     | Power control                             | 87H   | SMOD       | MDUF                  |             |             | -          |       | STOP  | IDLE  | 40H |
|          |                                           |       | 1          | Multiplicati          | on Division | on Unit     |            |       |       |       |     |
| ARCON    | Arithmetic Control register               | EFh   | MDEF       | IDEF MDOV SLR SC[4:0] |             |             |            |       |       | 00H   |     |
| MD0      | Multiplication/Di<br>vision Register<br>0 | E9h   |            | MD0[7:0]              |             |             |            |       | 00H   |       |     |
| MD1      | Multiplication/Di<br>vision Register<br>1 | EAh   |            | MD1[7:0]              |             |             |            |       |       | 00H   |     |
| MD2      | Multiplication/Di vision Register 2       | EBh   |            |                       |             | MD2         | 2[7:0]     |       |       |       | 00H |
| MD3      | Multiplication/Di<br>vision Register<br>3 | ECh   |            | MD3[7:0]              |             |             |            |       | 00H   |       |     |
| MD4      | Multiplication/Di<br>vision Register<br>4 | EDh   |            | MD4[7:0]              |             |             |            |       | 00H   |       |     |
| MD5      | Multiplication/Di<br>vision Register<br>5 | EEh   |            | MD5[7:0]              |             |             |            |       |       |       | 00H |

## 6.1 Operating Registers of the MDU

The MDU is handled by seven registers, which are memory mapped as special function registers. The arithmetic unit allows operations concurrently to and independent of the CPU's activity. Operands and results registers are MD0 to MD5. Control register is ARCON. Any calculation of the MDU overwrites its operands.

| Mnemo | nic: ARC | ON  |   |   |         |   | Addres | s: EFh |  |
|-------|----------|-----|---|---|---------|---|--------|--------|--|
| 7     | 6        | 5   | 4 | 3 | 2       | 1 | 0      | Reset  |  |
| MDEF  | MDOV     | SLR |   |   | SC[4:0] |   |        | 00H    |  |

MDEF: Multiplication Division Error Flag.

The MDEF is an error flag. The error flag is read only. The error flag indicates an improperly performed operation (when one of the arithmetic operations has been restarted or interrupted by a new operation). The error flag mechanism is automatically enabled with the first write to MD0 and disabled with the final read instruction from MD3 multiplication or shift/normalizing) or MD5 (division) in phase three.

The error flag is set when:

1. Phase two in process and write access to mdx registers (restart or interrupt calculations)

The error flag is reset only if:

Phase two finished (arithmetic operation successful completed) and read access to MDx registers.

MDOV: Multiplication Division Overflow flag. The overflow flag is read only.

The overflow flag is set when:

Division by Zero

Multiplication with a result greater then 0000FFFFh

Start of normalizing if the most significant bit of MD3 is set(MD3.7=1)

The overflow flag is reset when:

Write access to MD0 register(Start Phase one)

SLR: Shift direction bit.

SLR = 0 - shift left operation.

SLR = 1 - shift right operation.

SC[4:0]: Shift counter.

When preset with 00000b, normalizing is selected. After normalize sc.0 - sc.4 contains the number of normalizing shifts performed. When  $sc.4 - sc.0 \neq 0$ , shift operation is started. The number of shifts performed is determined by the count written to sc.4 to sc.0.

sc.4 - MSB ... sc.0 - LSB

#### 6.2 Operation of the MDU

The operation of the MDU consists of three phases:

#### 6.2.1 First phase: loading the MDx registers, x = 0.5:

The type of calculation the MDU has to perform is selected following the order in which the mdx registers are written to.

Table 6-2: MDU registers write sequence

| Operation   | 32bit/16bit       | 16bit/16bit       | 16bit x 16bit          | shift/normalizing      |
|-------------|-------------------|-------------------|------------------------|------------------------|
| First write | MD0 Dividend Low  | MD0 Dividend Low  | MD0 Multiplicand Low   | MD0 LSB                |
|             | MD1 Dividend      | MD1 Dividend High | MD4 Multiplicator Low  | MD1                    |
|             | MD2 Dividend      |                   | MD1 Multiplicand High  | MD2                    |
|             | MD3 Dividend High |                   |                        | MD3 MSB                |
|             | MD4 Divisor Low   | MD4 Divisor Low   |                        |                        |
| Last write  | MD5 Divisor High  | MD5 Divisor High  | MD5 Multiplicator High | ARCON start conversion |

A write to md0 is the first transfer to be done in any case. Next writes must be done as shown in Table 6-1 to determine MDU operation. Last write finally starts selected operation.

## 6.2.2 Second phase: executing calculation.

During executing operation, the MDU works on its own parallel to the CPU. When MDU is finished, the MDUF register will be set to one by hardware and the flag will clear at next calculation.

| Mnemo | nic: PCO |   | Addre | ess: 87h |   |      |      |       |
|-------|----------|---|-------|----------|---|------|------|-------|
| 7     | 6        | 5 | 4     | 3        | 2 | 1    | 0    | Reset |
| SMOD  | MDUF     |   |       | -        |   | STOP | IDLE | 40h   |

MDUF: MDU finish flag.

When MDU is finished, the MDUF will be set by hardware and the bit will clear by hardware at next calculation.

The following table gives the execution time in every mathematical operation.

Table 6-3: MDU execution times

| Operation            | Number of Tclk                            |
|----------------------|-------------------------------------------|
| Division 32bit/16bit | 17 clock cycles                           |
| Division 16bit/16bit | 9 clock cycles                            |
| Multiplication       | 11 clock cycles                           |
| Shift                | Min. 3 clock cycles, Max. 18 clock cycles |
| Normalize            | Min. 4 clock cycles, Max. 19 clock cycles |

#### 6.2.3 Third phase: reading the result from the MDx registers.

Read out sequence of the first MDx registers is not critical but the last read (from MD5 - division and MD3 - multiplication, shift and normalizing) determines the end of a whole calculation (end of phase three).

Table 6-4: MDU registers read sequence

| Operation  | 32Bit/16Bit       | 16Bit/16Bit        | 16Bit x 16Bit    | shift/normalizing |
|------------|-------------------|--------------------|------------------|-------------------|
| First read | MD0 Quotient Low  | MD0 Quotient Low   | MD0 Product Low  | MD0 LSB           |
|            | MD1 Quotient      | MD1 Quotient High  | MD1 Product      | MD1               |
|            | MD2 Quotient      |                    | MD2 Product      | MD2               |
|            | MD3 Quotient High |                    |                  |                   |
|            | MD4 Remainder L   | MD4 Remainder Low  |                  |                   |
| Last read  | MD5 Remainder H   | MD5 Remainder High | MD3 Product High | MD3 MSB           |

Here the operation of normalization and shift will be explained more. In normalization, all reading zeroes in registers MD0 to MD3 are removed by shift left. The whole operation is completed when the MSB (most significant bit) of MD3 register contains a '1'. After normalizing, bits ARCON.4 (MSB) to ARCON.0 (LSB) contain the number of shift left operations. As for shift, SLR bit (ARCON.5) has to contain the shift direction, and ARCON.4 to ARCON.0 represent the shift count (which must not be 0). During shift, zeroes come into the left or right end of the registers MD0 or MD3, respectively.

#### 6.3 Normalizing

All reading zeroes of integers variables in registers MD0 to MD3 are removed by shift left operations. The whole operation is completed when the MSB (most significant bit) of MD3 register contains a '1'. After normalizing, bits ARCON.4 (MSB) to ARCON.0 (LSB) contain the number of shift left operations, which were done.



## 6.4 Shifting

SLR bit (ARCON.5) has to contain the shift direction, and ARCON.4 to ARCON.0 the shift count (which must not be 0). During shift, zeroes come into the left or right end of the registers MD0 or MD3, respectively.



#### 7. Timer 0 and Timer 1

The SM59A16U1 has three 16-bit timer/counter registers: Timer 0, Timer 1 and Timer 2. All can be configured for counter or timer operations.

In timer mode, the Timer 0 register or Timer 1 register is incremented every 1/12/96 machine cycles, which means that it counts up after every 1/12/96 periods of the clk signal. It's dependent on SFR(PFCON).

In counter mode, the register is incremented when the falling edge is observed at the corresponding input pin T0or T1. Since it takes 2 machine cycles to recognize a 1-to-0 event, the maximum input count rate is 1/2 of the oscillator frequency. There are no restrictions on the duty cycle, however to ensure proper recognition of 0 or 1 state, an input should be stable for at least 1 machine cycle.

Four operating modes can be selected for Timer 0 and Timer 1. Two Special Function registers (TMOD and TCON) are used to select the appropriate mode.

| Mnemonic | Description                           | Dir. | Bit 7      | Bit 6         | Bit 5      | Bit 4     | Bit 3     | Bit 2 | Bit 1     | Bit 0 | RST |
|----------|---------------------------------------|------|------------|---------------|------------|-----------|-----------|-------|-----------|-------|-----|
|          |                                       | TI   | he relevan | t registe     | rs of Time | r 0 and 1 | 1         |       |           |       |     |
| PFCON    | Peripheral Frequency control register | D9h  |            | SRELPS        |            | PS[1:0]   | T1PS[1:0] |       | T0PS[1:0] |       | 00H |
|          |                                       |      |            | Timer 0 and 1 |            |           |           |       |           |       |     |
| TL0      | Timer 0, low byte                     | 8Ah  |            |               | TL0[7:0]   |           |           |       |           |       |     |
| TH0      | Timer 0 , high byte                   | 8Ch  |            |               | TH0[7:0]   |           |           |       |           |       | 00H |
| TL1      | Timer 1, low byte                     | 8Bh  |            |               |            | TL1[7:0]  |           |       |           |       | 00H |
| TH1      | Timer 1, high byte                    | 8Dh  |            |               |            | TH1       | [7:0]     |       |           |       | 00H |
| TMOD     | 1OD Timer Mode Control                |      | GATE       | C/T           | M1         | M0        | GATE      | C/T   | M1        | M0    | 00H |
| TCON     | ON Timer/Counter Control 88           |      | TF1        | TR1           | TF0        | TR0       | IE1       | IT1   | IE0       | IT0   | 00H |

## 7.1 Timer/Counter Mode Vontrol Register (TMOD)

| Mnemoi | nic: TMO | D    |    | Add  |      |      |    | ss: 89h |
|--------|----------|------|----|------|------|------|----|---------|
| 7      | 6        | 5    | 4  | 3    | 2    | 1    | 0  | Reset   |
| GATE   | C/T      | M1   | M0 | GATE | C/T  | M1   | M0 | 00h     |
|        | Tim      | er 1 |    | İ    | Time | er 0 |    |         |

GATE: If set, enables external gate control (pin INT0 or INT1 for Counter 0 or 1, respectively). When INT0 or INT1 is high, and TRx bit is set (see TCON register), a counter is incremented every falling edge on T0 or T1 input pin C/T: Selects Timer or Counter operation. When set to 1, a counter operation is performed, when cleared to 0, the corresponding register will function as a timer.

| M1 | MO | Mode  | Function                                          |
|----|----|-------|---------------------------------------------------|
| 0  | 0  | Mode0 | 13-bit counter/timer, with 5 lower bits in TL0 or |
|    |    |       | TL1 register and 8 bits in TH0 or TH1 register    |
|    |    |       | (for Timer 0 and Timer 1, respectively). The 3    |
|    |    |       | high order bits of TL0 and TL1 are hold at zero.  |
| 0  | 1  | Mode1 | 16-bit counter/timer.                             |
| 1  | 0  | Mode2 | 8 -bit auto-reload counter/timer. The reload      |
|    |    |       | value is kept in TH0 or TH1, while TL0 or TL1     |
|    |    |       | is incremented every machine cycle. When          |



|   |   |       | TLx overflows, a value from THx is copied to TLx.                                                                                                       |
|---|---|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | 1 | Mode3 | If Timer 1 M1 and M0 bits are set to 1, Timer 1 stops. If Timer 0 M1 and M0 bits are set to 1, Timer 0 acts as two independent 8 bit timers / counters. |

## 7.2 Timer/Counter Control Register( TCON )

| Mnemo | Addre | ss: 88h |     |     |     |     |     |       |
|-------|-------|---------|-----|-----|-----|-----|-----|-------|
| 7     | 6     | 5       | 4   | 3   | 2   | 1   | 0   | Reset |
| TF1   | TR1   | TF0     | TR0 | IE1 | IT1 | IE0 | IT0 | 00h   |

TF1: Timer 1 overflow flag set by hardware when Timer 1 overflows. This flag can be cleared by software and is automatically cleared when interrupt is processed.

TR1: Timer 1 Run control bit. If cleared, Timer 1 stops.

TF0: Timer 0 overflow flag set by hardware when Timer 0 overflows. This flag can be cleared by software and is automatically cleared when interrupt is processed.

TR0: Timer 0 Run control bit. If cleared, Timer 0 stops.

IE1: Interrupt 1 edge flag. Set by hardware, when falling edge on external pin INT1 is observed. Cleared when interrupt is processed.

IT1: Interrupt 1 type control bit. Selects falling edge or low level on input pin to cause interrupt. IT1=1, interrupt 1 select falling edge trigger. IT1=0, interrupt1 select low level trigger.

IEO: Interrupt 0 edge flag. Set by hardware, when falling edge on external pin INT0 is observed. Cleared when interrupt is processed.

IT0: Interrupt 0 type control bit. Selects falling edge or low level on input pin to cause interrupt. IT0=1, interrupt 0 select falling edge trigger. IT0=0, interrupt 0 select low level trigger.



# 7.3 Timer 0 Register(TL0, TH0)

| Mnemo      | nic: TL0              |   |     |        |   |   | Addre        | ess: 8Ah          |  |
|------------|-----------------------|---|-----|--------|---|---|--------------|-------------------|--|
| 7          | 6                     | 5 | 4   | 3      | 2 | 1 | 0            | Reset             |  |
|            |                       |   | TL( | 0[7:0] |   |   |              | 00H               |  |
|            | Mnemonic: TH0 Address |   |     |        |   |   |              |                   |  |
| Mnemo      | nic: TH0              |   |     |        |   |   | Addre        | ess: 8Ch          |  |
| Mnemo<br>7 | nic: TH0<br>6         | 5 | 4   | 3      | 2 | 1 | <b>Addre</b> | ess: 8Ch<br>Reset |  |

# 7.4 Timer 1 Register(TL1, TH1)

| Mnemo | Mnemonic: TL1 Address: 8 |   |     |        |   |   |       |          |  |  |  |  |  |  |
|-------|--------------------------|---|-----|--------|---|---|-------|----------|--|--|--|--|--|--|
| 7     | 6                        | 5 | 4   | 3      | 2 | 1 | 0     | Reset    |  |  |  |  |  |  |
|       |                          |   | TL1 | I[7:0] |   |   |       | 00H      |  |  |  |  |  |  |
|       |                          |   |     |        |   |   |       |          |  |  |  |  |  |  |
| Mnemo | nic: TH0                 |   |     |        |   |   | Addre | ess: 8Dh |  |  |  |  |  |  |
|       |                          | _ |     | _      | _ |   | _     |          |  |  |  |  |  |  |
| 7     | 6                        | 5 | 4   | 3      | 2 | 1 | 0     | Reset    |  |  |  |  |  |  |

# 7.5 Peripheral Frequency Control Register

| Mnemo | Mnemonic: PFCON Address: |   |         |      |        |      |     |       |  |  |  |  |
|-------|--------------------------|---|---------|------|--------|------|-----|-------|--|--|--|--|
| 7     | 6                        | 5 | 4       | 3    | 2      | 1    | 0   | Reset |  |  |  |  |
| -     | - SRELPS[1:0]            |   | PS[1:0] | T1PS | S[1:0] | TOPS | 00H |       |  |  |  |  |

T1PS[1:0]: Timer1 Prescaler select

| T1PS[1:0] | Prescaler |
|-----------|-----------|
| 00        | Fosc/12   |
| 01        | Fosc      |
| 10        | Fosc/96   |
| 11        | reserved  |

T0PS[1:0] Timer0 Prescaler select

| T0PS[1:0] | Prescaler |
|-----------|-----------|
| 00        | Fosc/12   |
| 01        | Fosc      |
| 10        | Fosc/96   |
| 11        | reserved  |

## 7.6 Mode 0(13-bit Counter/Timer)



Fig. 7-1: Mode 0 -13 bit Timer / counter operation

# 7.7 Mode 1(16-bit Counter/Timer)



Fig. 7-2: Mode 1 16 bit Counter/Timer operation

#### 7.8 Mode 2( 8-bit auto-reload Counter/Timer )



Fig. 7-3: Mode 2 8-bit auto-reload Counter/Timer operation.

# 7.9 Mode 3( Timer 0 acts as two independent 8 bit Timers / Counters )



Fig. 7-4: Mode 3 Timer 0 acts as two independent 8 bit Timers / Counters operatin



# 8. Timer 2 and Capture Compare Unit

Timer 2 is not only a 16-bit timer, also a 4-channel unit with compare, capture and reload functions. It is very similar to the programmable counter array (PCA) in some other MCUs except pulse width modulation (PWM).

Timer 2 and capture compare module features:

- The timer 2 is 16-bit timer / counter.
- 4-channel 16-bit compare / capture / reload functions.
- Comparator out can be CCU input source internally.
- Noise filter with CCU input.

The timer 2 interrupt vector is 2Bh.

| Mnemonic | Description                                       | Dir. | Bit 7     | Bit 6              | Bit 5              | Bit 4     | Bit 3    | Bit 2   | Bit 1            | Bit 0 | RST |
|----------|---------------------------------------------------|------|-----------|--------------------|--------------------|-----------|----------|---------|------------------|-------|-----|
|          |                                                   | Ti   | mer 2 a   | nd Captu           | ire Com            | pare Unit |          |         |                  |       |     |
| AUX2     | Auxiliary 2 register                              | 92h  | -         | CCU<br>2Sou<br>rce | CCU<br>1Sou<br>rce | -         | CCUII    | NF[1:0] | 1:0] P42CC [1:0] |       |     |
| T2CON    | Timer 2 control                                   | C8h  |           | Γ2PS[2:0           | )]                 | T2R       | [1:0]    | -       | T2I[             | 1:0]  | 00H |
| CCCON    | Compare/Capture<br>Control                        | C9h  | CCI3      | CCI2               | CCI1               | CCI0      | CCF3     | CCF2    | CCF1             | CCF0  | 00H |
| CCEN     | Compare/Capture<br>Enable register                | C1h  | -         | CC                 | DCAM1[             | 2:0]      | -        | CC      | OCAM0[2:0        | 0]    | 00H |
| CCEN2    | Compare/Capture Enable 2 register                 | D1h  | -         | CC                 | DCAM3[             | 2:0]      | -        | CC      | OCAM2[2:0        | 0]    | 00H |
| TL2      | Timer 2, low byte                                 | CCh  | TL2[7:0]  |                    |                    |           |          | 00H     |                  |       |     |
| TH2      | Timer 2, high byte                                | CDh  |           |                    |                    | TI        | H2[7:0]  |         |                  |       | 00H |
| CRCL     | Compare/Reload/Cap ture register, low byte        | CAh  |           |                    |                    | CR        | CL[7:0]  |         |                  |       | 00H |
| CRCH     | Compare/Reload/Cap<br>ture register, high<br>byte | CBh  |           |                    |                    | CR        | CH[7:0]  |         |                  |       | 00H |
| CCL1     | Compare/Capture register 1, low byte              | C2h  |           |                    |                    | CC        | CL1[7:0] |         |                  |       | 00H |
| CCH1     | Compare/Capture register 1, high byte             | C3h  |           |                    |                    | CC        | H1[7:0]  |         |                  |       | 00H |
| CCL2     | Compare/Capture register 2, low byte              | C4h  |           |                    |                    | CC        | L2[7:0]  |         |                  |       | 00H |
| CCH2     | Compare/Capture register 2, high byte             | C5h  | CCH2[7:0] |                    |                    |           | 00H      |         |                  |       |     |
| CCL3     | Compare/Capture register 3, low byte              | C6h  | CCL3[7:0] |                    |                    |           |          | 00H     |                  |       |     |
| ССН3     | Compare/Capture register 3, high byte             | C7h  |           |                    |                    | CC        | H3[7:0]  |         |                  |       | 00H |

# 8.1 Auxiliary 2 Register( AUX2 )

| Mnemoi | nic: AUX2      |                |   |       |         |      | Addr    | ess: 92h |
|--------|----------------|----------------|---|-------|---------|------|---------|----------|
| 7      | 6              | 5              | 4 | 3     | 2       | 1    | 0       | Reset    |
|        | CCU2<br>Source | CCU1<br>Source | - | CCUIN | NF[1:0] | P42C | C [1:0] | 00H      |

The following Fig. 8-1 is set CCU action

CCU2 Capture input source 2

CCU2 = 0 - external Pin to be CCU2 capture input source

CCU2 = 1 - analog comparator 1 output to be CCU2 capture input source

CCU1 Capture input source 1

CCU1= 0 - external Pin to be CCU1 capture input source

CCU1= 1 - analog comparator 0 output to be CCU1 capture input source

CCUINF[1:0] CCU capture input Noise Filter(CCU1,CCU2)

CCUINF[1:0] = 00 - 1 consecutive same value recognize as valid data.

CCUINF[1:0] = 01 - 2 consecutive same value recognize as valid data.

CCUINF[1:0] = 10 - 4 consecutive same value recognize as valid data.

CCUINF[1:0] = 11 - 8 consecutive same value recognize as valid data.

P42CC [1:0] Capture/Compare port select function.

00: Capture/Compare function on Port1.

01: Capture/Compare function on Port2

10: Capture/Compare function on Port4 (The TQFP 64L Package Only)

11: reserved

Note: External pin CC0 and CC3 only capture input source.



Fig. 8-1: CCU action diagram

# 8.2 Timer 2 Control Register(T2CON)



| Mnemo | onic: T2C0 | ON |     |        |   |    | Addre | ss: C8h |
|-------|------------|----|-----|--------|---|----|-------|---------|
| 7     | 6          | 5  | 4   | 3      | 2 | 1  | 0     | Reset   |
|       | T2PS[2:0]  |    | T2F | R[1:0] | - | T2 | [1:0] | 00H     |

## T2PS[2:0]: Prescaler select bit:

T2PS = 000 - timer 2 is clocked with the oscillator frequency.

T2PS = 001 - timer 2 is clocked with 1/2 of the oscillator frequency.

T2PS = 010 - timer 2 is clocked with 1/4 of the oscillator frequency.

T2PS = 011 - timer 2 is clocked with 1/6 of the oscillator frequency.

T2PS = 100 - timer 2 is clocked with 1/8 of the oscillator frequency.

T2PS = 101 - timer 2 is clocked with 1/12 of the oscillator frequency.

T2PS = 110 – timer 2 is clocked with 1/24 of the oscillator frequency.

#### T2R[1:0]: Timer 2 reload mode selection

T2R[1:0] = 0X - Reload disabled

T2R[1:0] = 10 - Mode 0: Auto Reload

T2R[1:0] = 11 - Mode 1: T2EX Falling Edge Reload

#### T2I[1:0]: Timer 2 input selection

T2I[1:0] = 00 - Timer 2 stop

T2I[1:0] = 01 - Input frequency from prescaler (T2PS[2:0])

T2I[1:0] = 10 - Timer 2 is incremented by external signal at pin T2

T2I[1:0] = 11 – internal clock input is gated to the Timer 2

## 8.3 Compare/Capture Control Register( CCCON )

| Mnemonic: CCCON Addres |      |      |      |      |      |      |      |       |  |  |  |
|------------------------|------|------|------|------|------|------|------|-------|--|--|--|
| 7                      | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Reset |  |  |  |
| CCI3                   | CCI2 | CCI1 | CCI0 | CCF3 | CCF2 | CCF1 | CCF0 | 00H   |  |  |  |

CCI3: Compare/Capture 3 interrupt control bit.

CCI3 = 1 is enable.

CCI2: Compare/Capture 2 interrupt control bit.

CCI3 = 1 is enable.

CCI1: Compare/Capture 1 interrupt control bit.

CCI3 = 1 is enable.

CCI0: Compare/Capture 0 interrupt control bit.

CCI3 = 1 is enable.

CCF3: Compare/Capture 3 flag set by hardware. This flag can be cleared by software.

CCF2: Compare/Capture 2 flag set by hardware. This flag can be cleared by software.

CCF1: Compare/Capture 1 flag set by hardware. This flag can be cleared by software.

CCF0: Compare/Capture 0 flag set by hardware. This flag can be cleared by software.



Compare/Capture interrupt share T2 interrupt vector.

## 8.4 Compare/Capture Enable Register( CCEN )

| Mnemon | ic: CCEN |         |     |   |   |          | Addres | ss: C1h |
|--------|----------|---------|-----|---|---|----------|--------|---------|
| 7      | 6        | 5       | 4   | 3 | 2 | 1        | 0      | Reset   |
| -      | C        | DCAM1[2 | :0] | - | C | DCAM0[2: | :0]    | 00H     |

COCAM1[2:0] 000 - Compare/Capture disable

001 - Compare enable but no output on Pin

010 - Compare mode 0

011 - Compare mode 1

100 - Capture on rising edge at pin CC1

101 - Capture on falling edge at pin CC1

110 - Capture on both rising and falling edge at pin CC1

111 - Capture on write operation into register CC1

COCAM0[2:0] 000 - Compare/Capture disable

001 - Compare enable but no output on Pin

010 - Compare mode 0

011 - Compare mode 1

100 - Capture on rising edge at pin CC0

101 - Capture on falling edge at pin CC0

110 - Capture on both rising and falling edge at pin CC0

111 - Capture on write operation into register CC0

## 8.5 Compare/Capture Enable 2 Register( CCEN2 )

| Mnemon | ic: CCEN      |   |   | Addres | s: D1h |          |     |       |
|--------|---------------|---|---|--------|--------|----------|-----|-------|
| 7      | 6             | 5 | 4 | 3      | 2      | 1        | 0   | Reset |
| -      | - COCAM3[2:0] |   |   |        | C      | DCAM2[2: | :0] | 00H   |

COCAM3[2:0] 000 - Compare/Capture disable

001 - Compare enable but no output on Pin

010 - Compare mode 0

011 - Compare mode 1

100 - Capture on rising edge at pin CC3

101 - Capture on falling edge at pin CC3

110 - Capture on both rising and falling edge at pin CC3

111 - Capture on write operation into register CC3

COCAM2[2:0] 000 - Compare/Capture disable

001 - Compare enable but no output on Pin

010 - Compare mode 0



- 011 Compare mode 1
- 100 Capture on rising edge at pin CC2
- 101 Capture on falling edge at pin CC2
- 110 Capture on both rising and falling edge at pin CC2
- 111 Capture on write operation into register CC2



# 8.6 Timer 2 Register(TL2, TH2)

| Mnemo | nic: TL2 |   |     |        |   |   | Addre | ss: CCh |
|-------|----------|---|-----|--------|---|---|-------|---------|
| 7     | 6        | 5 | 4   | 3      | 2 | 1 | 0     | Reset   |
|       |          |   | TL2 | 2[7:0] |   |   |       | 00H     |
| Mnemo | nic: TH2 |   |     |        |   |   | Addre | ss: CDh |
| 7     | 6        | 5 | 4   | 3      | 2 | 1 | 0     | Reset   |
|       |          |   | TH  | 2[7:0] |   |   |       | 00H     |

# 8.7 Compare/Reload/Capture Registers( CRCL, CRCH )

| Mnemo                     | nic: CRCI      | _          |   |   |   |     | Addre | ss: CAh |  |
|---------------------------|----------------|------------|---|---|---|-----|-------|---------|--|
| 7                         | 6              | 5          | 4 | 3 | 2 | 1   | 0     | Reset   |  |
|                           |                |            |   |   |   | 00H |       |         |  |
| Mnemonic: CRCH Address: C |                |            |   |   |   |     |       |         |  |
| Mnemo                     | nic: CRCI      | 7          |   |   |   |     | Addre | SS: CBn |  |
| Mnemo<br>7                | nic: CRCi<br>6 | <b>1</b> 5 | 4 | 3 | 2 | 1   | 0     | Reset   |  |

## 8.8 Compare/Capture Register 1( CCL1, CCH1 )

| Mnemo | nic: CCL | 1 |     |         |   |   | Addre | ess: C2h |
|-------|----------|---|-----|---------|---|---|-------|----------|
| 7     | 6        | 5 | 4   | 3       | 2 | 1 | 0     | Reset    |
|       |          |   | CCL | .1[7:0] |   |   |       | 00H      |
| Mnemo | nic: CCH | 1 |     |         |   |   | Addre | ess: C3h |
| 7     | 6        | 5 | 4   | 3       | 2 | 1 | 0     | Reset    |
|       |          |   | CCH | 11[7:0] |   |   |       | 00H      |

## 8.9 Compare/Capture Register 2( CCL2, CCH2 )

| Mnemo | nic: CCL2 | 2 |     |         |   |   | Addre | ess: C4h |
|-------|-----------|---|-----|---------|---|---|-------|----------|
| 7     | 6         | 5 | 4   | 3       | 2 | 1 | 0     | Reset    |
|       |           |   | CCL | .2[7:0] |   |   |       | 00H      |
|       |           |   |     |         |   |   |       |          |
| Mnemo | nic: CCH2 | 2 |     |         |   |   | Addre | ess: C5h |
| 7     | 6         | 5 | 4   | 3       | 2 | 1 | 0     | Reset    |
|       |           |   | CCH | 12[7:0] |   |   |       | 00H      |

# 8.10 Compare/Capture Register 3( CCL3, CCH3 )

| Mnemo     | nic: CCL3     | 3   |     |         |   |   | Addre | ess: C6h |
|-----------|---------------|-----|-----|---------|---|---|-------|----------|
| 7         | 6             | 5   | 4   | 3       | 2 | 1 | 0     | Reset    |
|           |               |     | CCL | .3[7:0] |   |   |       | 00H      |
| Mnemo     | nic: CCH3     | 2   |     |         |   |   | Δddra | ess: C7h |
| WILLETTIO | ····c. CC: i. | , _ | 4   | 0       | 0 | 4 | Addie |          |
| 1         | б             | 5   | 4   | 3       | 2 | 1 | U     | Reset    |



| CCH3[7:0] | 00H |
|-----------|-----|

#### 8.11 Timer 2 Function

Timer 2 can operate as timer, event counter, or gated timer as explained later.

#### 8.11.1 Timer Mode

In this mode Timer 2 can by incremented in various frequency that depending on the prescaler. The prescaler is selected by bit T2PS[2:0] in register T2CON. As shown in Fig. 8-2



Fig. 8-2: Timer mode and Reload mode function

#### 8.11.2 Event Counter Mode

In this mode, the timer is incremented when external signal T2 change value from 1 to 0. The T2 input is sampled in every cycle. Timer 2 is incremented in the cycle following the one in which the transition was detected. As shown in Fig. 8-3



Fig. 8-3: Event counter mode function

#### 8.11.3 Gated Timer Mode

In this mode, the internal clock which incremented timer 2 is gated by external signal T2. As shown in Fig. 8-4



Fig. 8-4: Gated timer mode function

#### 8.11.4 Reload of Timer 2

Reload (16-bit reload from the crc register) can be executed in the following two modes:

Mode 0: Reload signal is generate by a Timer 2 overflows - auto reload

Mode 1: Reload signal is generate by a negative transition at the corresponding input pin T2EX.

## 8.12 Compare Function

In the four independent comparators, the value stored in any compare/capture register is compared with the contents of the timer register. The compare modes 0 and 1 are selected by bits C0CAMx. In both compare modes, the results of comparison arrives at Port 1 within the same machine cycle in which the internal compare signal is activated.

## 8.12.1 Compare Mode 0

In mode 0, when the value in Timer 2 equals the value of the compare register, the output signal changes from low to high. It goes back to a low level on timer overflow. In this mode, writing to the port will have no effect, because the input line from the internal bus and the write-to-latch line are disconnected. As shown in Fig. 8-5 illustrates the function of compare mode 0.



Fig. 8-5: Compare mode 0 function

## 8.12.2 Compare Mode 1

In compare mode 1, the transition of the output signal can be determined by software. A timer 2 overflow causes no output change. In this mode, both transitions of a signal can be controlled. As shown in Fig. 8-6 and Fig. 8-7 a functional diagram of a register/port configuration in compare Mode 1. In compare Mode 1, the value is written first to the "Shadow Register", when compare signal is active, this value is transferred to the output register.



Fig. 8-6: Mode 1 Register/Port Function



Fig. 8-7: Compare mode 1 function

## 8.13 Capture Function

Actual timer/counter contents can be saved into registers CCx or CRC upon an external event (mode 0) or a software write operation (mode 1).

#### 8.13.1 Capture Mode 0 (by Hardware)

In mode 0, value capture of Timer 2 is executed when:

- (1) Rising edge on input CC0-CC3
- (2) Falling edge on input CC0-CC3
- (3) Both rising and falling edge on input CC0-CC3

The contents of Timer 2 will be latched into the appropriate capture register. As shown in Fig. 8-8



Fig. 8-8: Capture mode 0 function

# 8.13.2 Capture Mode 1( by Software )

In mode 1, value capture of timer 2 is caused by writing any value into the low-order byte of the dedicated capture register. The value written to the capture register is irrelevant to this function. The contents of Timer 2 will be latched into the appropriate capture register. As shown in Fig. 8-9



Fig. 8-9: Capture mode 1 function



#### 9. Serial Interface 0 and 1

There are two serial interfaces for data communication in SM59A16U1, they are the so called UART0 and UART1.

As the conventional UART, the communication speed can be selected by configuring the baud rate in SFRs.

These two serial buffers consists of two separate registers, a transmit buffer and a receive buffer. Writing data to the SFR S0BUF or S1BUF sets this data in serial output buffer and starts the transmission. Reading from the S0BUF or S1BUF reads data from the serial receive buffer. The serial port can simultaneously transmit and receive data. It can also buffer 1 byte at receive, which prevents the receive data from being lost if the CPU reads the second byte before the transmission of the first byte is completed.

| Mnemonic | Description                                   | Dir. | Bit 7     | Bit 6                             | Bit 5     | Bit 4     | Bit 3   | Bit 2 | Bit 1 | Bit 0  | RST |
|----------|-----------------------------------------------|------|-----------|-----------------------------------|-----------|-----------|---------|-------|-------|--------|-----|
|          |                                               | Th   | e relevan | t registers                       | of Serial | interface | 0 and 1 |       |       |        |     |
| PCON     | Power control                                 | 87H  | SMOD      | MDUF                              |           | -         | -       |       | STOP  | IDLE   | 40H |
| AUX      | Auxiliary register                            | 91h  | BRGS      | GS - P4SPI P4UR P4IIC P0KBI - DPS |           |           |         |       |       | 00H    |     |
| PFCON    | Peripheral<br>Frequency control<br>register   | D9h  |           | - SRELPS[1:0] T1PS[1:0] T0PS[1:0] |           |           |         |       |       | 00H    |     |
|          |                                               |      |           | Serial interface 0 and 1          |           |           |         |       |       |        |     |
| SOCON    | Serial Port 0 control register                | 98H  | SM0       | SM1                               | SM20      | REN0      | TB80    | RB80  | TI0   | RI0    | 00H |
| S0RELL   | Serial Port 0<br>reload register<br>low byte  | AAH  |           | S0REL[7:0]                        |           |           |         |       |       | 00H    |     |
| S0RELH   | Serial Port 0 reload register high byte       | ВАН  |           |                                   |           | -         |         |       | S0RE  | L[9:8] | 00H |
| S0BUF    | Serial Port 0 data buffer                     | 99H  |           |                                   |           | S0BU      | F[7:0]  |       |       |        | 00H |
| S1CON    | Serial Port 1 control register                | 9BH  | SM        | -                                 | SM21      | REN1      | TB81    | RB81  | TI1   | RI1    | 00H |
| S1RELL   | Serial Port 1<br>reload register<br>low byte  | 9DH  |           | S1REL[7:0]                        |           |           |         |       |       | 00H    |     |
| S1RELH   | Serial Port 1<br>reload register<br>high byte | ВВН  |           | - S1REL[9:8]                      |           |           |         |       |       | 00H    |     |
| S1BUF    | Serial Port 1 data buffer                     | 9CH  |           |                                   |           | S1BU      | F[7:0]  |       |       |        | 00H |

# 9.1 Serial Port 0 Control Register( S0CON )

| Mnemo | Mnemonic: S0CON         7         6         5         4         3         2 |      |      |      |      |     | Addre | ss: 98h |   |
|-------|-----------------------------------------------------------------------------|------|------|------|------|-----|-------|---------|---|
| 7     | 6                                                                           | 5    | 4    | 3    | 2    | 1   | 0     | Reset   |   |
| SM0   | SM1                                                                         | SM20 | REN0 | TB80 | RB80 | TI0 | RI0   | 00h     | l |

SM0,SM1: Serial Port 0 mode selection.

| SM0 | SM1 | Mode |
|-----|-----|------|
| 0   | 0   | 0    |
| 0   | 1   | 1    |
| 1   | 0   | 2    |
| 1   | 1   | 3    |

The 4 modes in UARTO, Mode 0 ~ 3, are explained later.

SM20: Enables multiprocessor communication feature

REN0: If set, enables serial reception. Cleared by software to disable reception.

TB80: The 9<sup>th</sup> transmitted data bit in modes 2 and 3. Set or cleared by the CPU depending on the function it performs such as parity check, multiprocessor communication etc.

RB80: In modes 2 and 3, it is the 9<sup>th</sup> data bit received. In mode 1, if SM20 is 0, RB80 is the stop bit. In mode 0, this bit is not used. Must be cleared by software.

TI0: Transmit interrupt flag, set by hardware after completion of a serial transfer.

Must be cleared by software.

RI0: Receive interrupt flag, set by hardware after completion of a serial reception. Must be cleared by software.

# 9.2 Serial Port 0 Reload Register( S0RELL, S0RELH )

| Mnemo | nic: S0RE | ELL |   |   |     |      | Addre   | ss: AAh |
|-------|-----------|-----|---|---|-----|------|---------|---------|
| 7     | 6         | 5   | 4 | 3 | 2   | 1    | 0       | Reset   |
|       |           |     |   |   | 00h |      |         |         |
|       |           |     |   |   |     |      |         |         |
| Mnemo | nic: S0RE | ELH |   |   |     |      | Addre   | ss: BAh |
| 7     | 6         | 5   | 4 | 3 | 2   | 1    | 0       | Reset   |
|       |           |     | - |   |     | S0RI | EL[9:8] | 00h     |

#### 9.3 Serial Port 0 Data Buffer( S0BUF )

| Mnemoi | nic: S0Bl | JF |      |         |   |   | Addre | ss: 99h |
|--------|-----------|----|------|---------|---|---|-------|---------|
| 7      | 6         | 5  | 4    | 3       | 2 | 1 | 0     | Reset   |
|        |           |    | SOBU | JF[7:0] |   |   |       | 00h     |

# 9.4 Serial Port 1 Control Register(S1CON)

| Mnemo | Mnemonic: S1CON Addres |      |      |      |      |     |     |       |  |  |
|-------|------------------------|------|------|------|------|-----|-----|-------|--|--|
| 7     | 6                      | 5    | 4    | 3    | 2    | 1   | 0   | Reset |  |  |
| SM    | -                      | SM21 | REN1 | TB81 | RB81 | TI1 | RI1 | 00h   |  |  |

SM: Serial Port 1 mode select.

| SM | Mode |
|----|------|
| 0  | Α    |
| 1  | В    |

The 2 modes in UART1, Mode A and Mode B, are explained later.

SM21: Enables multiprocessor communication feature.

REN1: If set, enables serial reception. Cleared by software to disable reception.

TB81: The 9<sup>th</sup> transmitted data bit in mode A. Set or cleared by the CPU depending on the function it performs such as parity check, multiprocessor communication etc.

RB81: In mode A, it is the 9<sup>th</sup> data bit received. In mode B, if SM21 is 0, RB81 is the stop bit. Must be cleared by software.

TI1: Transmit interrupt flag, set by hardware after completion of a serial transfer. Must be cleared by software.

RI1: Receive interrupt flag, set by hardware after completion of a serial reception. Must be cleared by software.

## 9.5 Serial Port 1 Reload Register( S1RELL, S1RELH )

| Mnemo | nic: S1RI | ELL |      |         |   |   | Addre | ss: 9Dh |
|-------|-----------|-----|------|---------|---|---|-------|---------|
| 7     | 6         | 5   | 4    | 3       | 2 | 1 | 0     | Reset   |
|       |           |     | S1RE | EL[7:0] |   |   |       | 00h     |
|       |           |     |      |         |   |   |       |         |
| Mnemo | nic: S1RI | ELH |      |         |   |   | Addre | ss: BBh |
| 7     | C         | 5   | 1    | 3       | 2 | 1 | Λ     | Reset   |
| •     | О         | 5   | 4    | 3       |   | ı | U     | Leser   |

#### 9.6 Serial Port 1 Data Buffer( S1BUF )

| Mnemo | nic: S0Bl | UF |      |         |   |   | Addre | ess: 9Ch |
|-------|-----------|----|------|---------|---|---|-------|----------|
| 7     | 6         | 5  | 4    | 3       | 2 | 1 | 0     | Reset    |
|       |           |    | S1Bl | JF[7:0] |   |   |       | 00h      |

#### 9.7 Serial Interface 0

The Serial Interface 0 can operate in the following 4 modes:

| SM0 | SM1 | Mode | Description    | Board Rate         |
|-----|-----|------|----------------|--------------------|
| 0   | 0   | 0    | Shift register | Fosc/12            |
| 0   | 1   | 1    | 8-bit UART     | Variable           |
| 1   | 0   | 2    | 9-bit UART     | Fosc/32 or Fosc/64 |
| 1   | 1   | 3    | 9-bit UART     | Variable           |

Here Fosc is the crystal or oscillator frequency.

#### 9.7.1 Mode 0

Pin RXD0 serves as input and output. TXD0 outputs the shift clock. 8 bits are transmitted with LSB first. The baud rate is fixed at 1/12 of the crystal frequency. Reception is initialized in Mode 0 by setting the flags in S0CON as follows: RI0 = 0 and REN0 = 1. In the other modes, a start bit when REN0 = 1 starts receiving serial data.. As shown in Fig. 9-1 and Fig. 9-2



Fig. 9-1: Transmit mode 0 for Serial 0



Fig. 9-2: Receive mode 0 for Serial 0

#### 9.7.2 Mode 1

Here Pin RXD0 serves as input, and TXD0 serves as serial output. No external shift clock is used, 10 bits are transmitted: a start bit (always 0), 8 data bits (LSB first), and a stop bit (always 1). On receive, a start bit synchronizes the transmission, 8 data bits are available by reading S0BUF, and a stop bit sets the flag RB80 in the SFR S0CON. In mode 1, either internal baud rate generator or timer 1 can be use to specify the desired baud rate. As shown in Fig. 9-3 and Fig. 9-4



Fig. 9-3: Transmit mode 1 for Serial 0



Fig. 9-4: Receive mode 1 for Serial 0

#### 9.7.3 Mode 2

This mode is similar to Mode 1, with two differences. The baud rate is fixed at 1/32 (SMOD=1) or 1/64(SMOD=0) of oscillator frequency and 11 bits are transmitted or received: a start bit (0), 8 data bits (LSB first), a programmable 9th bit, and a stop bit (1). The 9th bit can be used to control the parity of the serial interface: at transmission, bit TB80 in SOCON is output as the 9th bit, and at receive, the 9th bit affects RB80 in Special Function Register SOCON.

#### 9.7.4 Mode 3

The only difference between Mode 2 and Mode 3 is that in Mode 3 either internal baud rate generator or timer 1 can be use to specify baud rate. As shown in Fig. 9-5 and Fig. 9-6.



Fig. 9-5: Transmit modes 2 and 3 for Serial 0



Fig. 9-6: Receive modes 2 and 3 for Serial 0

#### 9.8 Serial Interface 1

The interrupt vector is 83h.

The Serial Interface 1 can operate in the following 2 modes:

| SM | Mode | Description | Baud Rate |
|----|------|-------------|-----------|
| 0  | Α    | 9-bit UART  | Variable  |
| 1  | В    | 8-bit UART  | Variable  |

#### 9.8.1 Mode A

This mode is similar to Mode 2 and 3 of Serial interface 0, 11 bits are transmitted or received: a start bit (0), 8 data bits (LSB first), a programmable Bit 9, and a stop bit (1). Bit 9 can be used to control the parity of the serial interface: at transmission, bit TB81 in S1CON is outputted as Bit 9, and at receive, Bit 9 affects RB81 in SFR S1CON. As shown in Fig. 9-7 and Fig. 9-8.



Fig. 9-7: Transmit mode A for Serial 1



Fig. 9-8: Receive mode A for Serial 1

#### 9.8.2 Mode B

This mode is similar to Mode 1 of Serial interface 0. Pin RXD1 serves as input, and TXD1 serves as serial output. No external shift clock is used. 10 bits are transmitted: a start bit (always 0), 8 data bits (LSB first), and a stop bit (always 1). On receive, a start bit synchronizes the transmission, 8 data bits are available by reading S1BUF, and stop bit sets the flag RB81 in the SFR S1CON. In mode B, internal baud rate generator is use to specify the baud rate. As shown in Fig. 9-9 and Fig. 9-10.



Fig. 9-9: Transmit mode B for Serial 1



Fig. 9-10: Receive mode B for Serial 1

#### 9.9 Multiprocessor communication of Serial Interface 0 and 1

The feature of receiving 9 bits in Modes 2 and 3 of Serial Interface 0 or in Mode A of Serial Interface 1 can be used for multiprocessor communication. In this case, the slave processors have bit SM20 in S0CON or SM21 in S1CON set to 1. When the master processor outputs slave's address, it sets the Bit 9 to 1, causing a serial port receive interrupt in all the slaves. The slave processors compare the received byte with their network address. If matched, the addressed slave will clear SM20 or SM21 and receive the rest of the message, while other slaves will leave SM20 or SM21 bit unaffected and ignore this message. After addressing the slave, the host will output the rest of the message with the Bit



9 set to 0, so no serial port receive interrupt will be generated in unselected slaves.

#### 9.10 Baud Rate Generator

#### 9.10.1 Serial Interface 0 modes 1 and 3

| Mnemonic: PFCON Address |   |             |   |      |        |      |     | ss: D9h |
|-------------------------|---|-------------|---|------|--------|------|-----|---------|
| 7                       | 6 | 5           | 4 | 3    | 2      | 1    | 0   | Reset   |
|                         | - | SRELPS[1:0] |   | T1PS | S[1:0] | T0PS | 00H |         |

SRELPS[1:0] SREL Prescaler Select

| SRELPS[1:0] | Prescaler |
|-------------|-----------|
| 00          | Fosc/64   |
| 01          | Fosc/32   |
| 10          | Fosc/16   |
| 11          | Fosc/8    |

T1PS[1:0]: Timer1 Prescaler Select

| T1PS[1:0] | Prescaler |
|-----------|-----------|
| 00        | Fosc/12   |
| 01        | Fosc      |
| 10        | Fosc/96   |
| 11        | reserved  |

## 9.10.1.1 When BRGS = 0 (in Special Function Register AUX).

(1) T1PS[1:0] is 00

Baud Rate = 
$$\frac{2^{\text{SMOD}} \times F_{\text{osc}}}{32 \times 12 \times (256 - \text{TH1})}$$

(2) T1PS[1:0] is 01

Baud Rate = 
$$\frac{2^{\text{SMOD}} \times F_{\text{OSC}}}{32 \times (256 - \text{TPH 1})}$$

(3) T1PS[1:0] is 10

Baud Rate = 
$$\frac{2^{\text{SMOD}} \times F_{\text{osc}}}{32 \times 96 \times (256 - \text{TH1})}$$

## 9.10.1.2 When BRGS = 1 (in Special Function Register AUX).

(1) SRELPS[1:0] is 00

Baud Rate = 
$$\frac{2^{\text{SMOD}} \times F_{\text{osc}}}{64 \times \left(2^{10} - \text{SREL}\right)}$$

(2) SRELPS[1:0] is 01



Baud Rate = 
$$\frac{2^{\text{SMOD}} \times F_{\text{osc}}}{32 \times \left(2^{10} - \text{SREL}\right)}$$

(3) SRELPS[1:0] is 10

Baud Rate = 
$$\frac{2^{\text{SMOD}} \times F_{\text{osc}}}{16 \times (2^{10} - \text{SREL})}$$

(4) SRELPS[1:0] is 11

Baud Rate = 
$$\frac{2^{\text{SMOD}} \times F_{\text{osc}}}{8 \times \left(2^{10} - \text{SREL}\right)}$$

#### 9.10.2 Serial Interface 1 modes A and B

Baud Rate = 
$$\frac{F_{OSC}}{32 \times (2^{10} - S1REL)}$$

#### 9.11 Clock Source for baud rate

The on-chip RC-Oscillator frequency varies within  $\pm 5\%$  after factory calibration. In case of application with higher clock precision requirement, external Crystal is usually recommended clock source.



## 10. Watchdog timer

The Watch Dog Timer (WDT) is an 8-bit free-running counter that generate reset signal if the counter overflows. The WDT is useful for systems which are susceptible to noise, power glitches, or electronics discharge which causing software dead loop or runaway. The WDT function can help user software recover from abnormal software condition. The WDT is different from Timer0, Timer1 and Timer2 of general 8052. To prevent a WDT reset can be done by software periodically clearing the WDT counter. User should check WDTF bit of WDTC register whenever un-predicted reset happened. After an external reset the watchdog timer is disabled and all registers are set to zeros.

The watchdog timer has a free running on-chip RC oscillator (23 KHz). The WDT will keep on running even after the system clock has been turned off (for example, in sleep mode). During normal operation or sleep mode, a WDT time-out (if enabled) will cause the MCU to reset. The WDT can be enabled or disabled any time during the normal mode. Please refer the WDTE bit of WDTC register. The default WDT time-out period is approximately 178.0ms (WDTM [3:0] = 0100b).

The WDT has selectable divider input for the time base source clock. To select the divider input, the setting of bit3 ~ bit0 (WDTM [3:0]) of Watch Dog Timer Control Register (WDTC) should be set accordingly. As shown in Table 10-1.

$$WDTCLK = \frac{23KHz}{2^{WDTM}}$$
Watchdog reset time = 
$$\frac{256}{WDTCLK}$$

Table 10-1: WDT time-out period

| WDTM [3:0] | Divider<br>(23 KHz RC oscillator in) | Time period @ 23KHz |
|------------|--------------------------------------|---------------------|
| 0000       | 1                                    | 11.1ms              |
| 0001       | 2                                    | 22.2ms              |
| 0010       | 4                                    | 44.5ms              |
| 0011       | 8                                    | 89.0ms              |
| 0100       | 16                                   | 178.0ms (default)   |
| 0101       | 32                                   | 356.1ms             |
| 0110       | 64                                   | 712.3ms             |
| 0111       | 128                                  | 1.4246s             |
| 1000       | 256                                  | 2.8493s             |
| 1001       | 512                                  | 5.6987s             |
| 1010       | 1024                                 | 11.397s             |
| 1011       | 2048                                 | 22.795s             |
| 1100       | 4096                                 | 45.590s             |
| 1101       | 8192                                 | 91.180s             |
| 1110       | 16384                                | 182.36s             |
| 1111       | 32768                                | 364.72s             |

Note: RC oscillator (23 KHz), about ± 20% of variation.

When MCU is reset, the MCU will be read WDTEN control bit status. When WDTEN bit is set to 1, the watchdog function will be disabled no matter what the WDTE bit status is. When WDTEN bit is clear to 0, the watchdog function will be enabled if WDTE bit is set to 1 by program. User can to set WDTEN on the writer or ISP.

The program can enable the WDT function by programming 1 to the WDTE bit premise that WDTEN control bit is clear to 0. After WDTE set to 1, the 8 bit-counter starts to count with the selected time base source clock which set by WDTM [3:0]. It will generate a reset signal when overflows. The WDTE bit will be cleared to 0 automatically when MCU been reset, either hardware reset or WDT reset. As shown in Fig. 10-1.



Once the watchdog is started it cannot be stopped. User can refreshed the watchdog timer to zero by writing 0x55 to Watch Dog Timer refresh Key (WDTK) register. This will clear the content of the 8-bit counter and let the counter restart to count from the beginning. The watchdog timer must be refreshed regularly to prevent reset request signal from becoming active.

When Watchdog timer is overflow, the WDTF flag will set to one and automatically reset MCU. The WDTF flag can be clear by software or external reset or power on reset.



Fig. 10-1: Watchdog timer block diagram

| Mnemonic       | Description                     | Dir. | Bit 7     | Bit 6       | Bit 5 | Bit 4 | Bit 3      | Bit 2 | Bit 1 | Bit 0 | RST |
|----------------|---------------------------------|------|-----------|-------------|-------|-------|------------|-------|-------|-------|-----|
| Watchdog Timer |                                 |      |           |             |       |       |            |       |       |       |     |
| TAKEY          | Time Access<br>Key register     | F7h  |           | TAKEY [7:0] |       |       |            |       | 00H   |       |     |
| WDTC           | Watchdog timer control register | B6h  | -         | CWDTR       | WDTE  | -     | WDTM [3:0] |       |       |       | 04H |
| WDTK           | Watchdog timer refresh key      | B7h  | WDTK[7:0] |             |       |       |            |       | 00H   |       |     |

| Mnemo | nic: TAKE   | ΕY |   |   |   |   | Addr | ess: F7h |
|-------|-------------|----|---|---|---|---|------|----------|
| 7     | 6           | 5  | 4 | 3 | 2 | 1 | 0    | Reset    |
|       | TAKEY [7:0] |    |   |   |   |   |      | 00H      |

Watchdog timer control register (WDTC) is read-only by default; software must write three specific values 55h, AAh and 5Ah sequentially to the TAKEY register to enable the WDTC write attribute. That is:

MOV TAKEY, #55h MOV TAKEY, #0AAh MOV TAKEY, #5Ah



### 10.1 Watchdog Timer Control Register( WDTC )

| Mnen | nonic: WDT | С    |   |   |      |         | Addre | ess: B6h |
|------|------------|------|---|---|------|---------|-------|----------|
| 7    | 6          | 5    | 4 | 3 | 2    | 1       | 0     | Reset    |
|      | CWDTR      | WDTE | - |   | WDTI | И [3:0] |       | 04H      |

CWDTR: Watch dog states select bit(Support stop mode wakeup)

CWDTR = 0 - Enable watch dog reset.

CWDTR = 1 - Enable watch dog interrupt.

WDTE: Control bit used to enable Watchdog timer.

The WDTE bit can be used only if WDTEN is "0". If the WDTEN bit is "0", then WDT can be disabled / enabled by the WDTE bit.

WDTE = 0 - Disable WDT.

WDTE = 1 - Enable WDT.

The WDTE bit is not used if WDTEN is "1". That is, if the WDTEN bit is "1", WDT is always disabled no matter what the WDTE bit status is. The WDTE bit can be read and written.

WDTM [3:0]: WDT clock source divider bit. Please see Table 10-1 to reference the WDT time-out period.

#### 10.2 Watchdog Timer Refresh Register (WDTK)

| Mnemo | nic: WDT | K |     |         |   |   | Addre | ss: B7h |
|-------|----------|---|-----|---------|---|---|-------|---------|
| 7     | 6        | 5 | 4   | 3       | 2 | 1 | 0     | Reset   |
|       |          |   | WD7 | TK[7:0] |   |   |       | 00H     |

WDTK[7:0]: Watchdog timer refresh key.

A programmer must to write 0x55 into WDTK register, the watchdog timer will be clear to zero.

For example, if enable WDT and select time-out reset period is 2.8493s.

First, programming the information block OP3 bit7 WDTEN to "0".

Secondly,

MOV TAKEY, #55h

MOV TAKEY, #AAh

MOV TAKEY, #5Ah ; enable WDTC write attribute.

MOV WDTC, #28h ; Set WDTM [3:0] = 1000b. Set WDTE =1 to enable WDT function.

•

.

MOV WDTK, #55h ; Clear WDT timer to 0.



For example 2, if enable WDT and select time-out Interrupt period is 178.0ms.

First, programming the information block OP3 bit7 WDTEN to "0".

Secondly,

MOV TAKEY, #55h

MOV TAKEY, #0AAh

MOV TAKEY, #5Ah ; enable WDTC write attribute.

MOV WDTC, #64h ; Set WDTM [3:0] = 0100b. Set WDTE =1 to enable WDT function

; and Set CWDTR =1 to enable period interrupt function



# 11. Interrupt

The SM59A16U1 provides 14 interrupt sources with four priority levels. Each source has its own request flag(s) located in a special function register. Each interrupt requested by the corresponding flag could individually be enabled or disabled by the enable bits in SFR's IEN0, IEN1, and IEN2.

When the interrupt occurs, the engine will vector to the predetermined address as given in Table 11-1. Once interrupt service has begun, it can be interrupted only by a higher priority interrupt. The interrupt service is terminated by a return from instruction RETI. When an RETI is performed, the processor will return to the instruction that would have been next when interrupt occurred.

When the interrupt condition occurs, the processor will also indicate this by setting a flag bit. This bit is set regardless of whether the interrupt is enabled or disabled. Each interrupt flag is sampled once per machine cycle, and then samples are polled by hardware. If the sample indicates a pending interrupt when the interrupt is enabled, then interrupt request flag is set. On the next instruction cycle the interrupt will be acknowledged by hardware forcing an LCALL to appropriate vector address.

Interrupt response will require a varying amount of time depending on the state of microcontroller when the interrupt occurs. If microcontroller is performing an interrupt service with equal or greater priority, the new interrupt will not be invoked. In other cases, the response time depends on current instruction. The fastest possible response to an interrupt is 7 machine cycles. This includes one machine cycle for detecting the interrupt and six cycles for perform the LCALL.

Table 11-1: Interrupt vectors

|    | Interrupt Request Flags              | Interrupt Vector<br>Address | Interrupt Number *(use Keil C Tool) |
|----|--------------------------------------|-----------------------------|-------------------------------------|
| 1  | IE0 – External interrupt 0           | 0003h                       | 0                                   |
| 2  | TF0 – Timer 0 interrupt              | 000Bh                       | 1                                   |
| 3  | IE1 – External interrupt 1           | 0013h                       | 2                                   |
| 4  | TF1 – Timer 1 interrupt              | 001Bh                       | 3                                   |
| 5  | RI0/TI 0- Serial channel 0 interrupt | 0023h                       | 4                                   |
| 6  | TF2/EXF2 – Timer 2 interrupt         | 002Bh                       | 5                                   |
| 7  | PWMIF – PWM interrupt                | 0043h                       | 8                                   |
| 8  | SPIIF – SPI interrupt                | 004Bh                       | 9                                   |
| 9  | ADCIF – A/D converter interrupt      | 0053h                       | 10                                  |
| 10 | KBIIF – keyboard Interface interrupt | 005Bh                       | 11                                  |
| 11 | LVIIF – Low Voltage Interrupt        | 0063h                       | 12                                  |
| 12 | IICIF – IIC interrupt                | 006Bh                       | 13                                  |
| 13 | USB interrupt                        | 0073h                       | 14                                  |
| 14 | USBRSM interrupt                     | 007Bh                       | 15                                  |
| 15 | RI1/TI1 – Serial channel 1 interrupt | 0083h                       | 16                                  |
| 16 | WDT – Watchdog interrupt             | 008Bh                       | 17                                  |
| 17 | Comparator interrupt                 | 0093h                       | 18                                  |

<sup>\*</sup>See Keil C about C51 User's Guide about Interrupt Function description



| Mnemonic | Description                    | Dir. | Bit 7 | Bit 6     | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1     | Bit 0     | RST |
|----------|--------------------------------|------|-------|-----------|-------|-------|-------|-------|-----------|-----------|-----|
|          |                                |      |       | Inte      | rrupt |       |       |       |           |           |     |
| IEN0     | Interrupt Enable<br>0 register | A8H  | EA    | -         | ET2   | ES0   | ET1   | EX1   | ET0       | EX0       | 00H |
| IEN1     | Interrupt Enable 1 register    | В8Н  | B8H   | EXEN<br>2 | -     | IEIIC | IELVI | IEKBI | IEADC     | IESPI     | 00H |
| IEN2     | Interrupt Enable 2 register    | 9AH  | -     | -         | -     | -     | -     | ECmpl | EWDT      | ES1       | 00H |
| IRCON    | Interrupt request register     | C0H  | EXF2  | TF2       | IICIF | LVIIF | KBIIF | ADCIF | SPIIF     | PWMI<br>F | 00H |
| IRCON2   | Interrupt request register 2   | 97H  | -     | -         | -     | -     | -     | CmpIF | WDT<br>IF | -         | 00H |
| IP0      | Interrupt priority level 0     | A9H  | -     | -         | IP0.5 | IP0.4 | IP0.3 | IP0.2 | IP0.1     | IP0.0     | 00H |
| IP1      | Interrupt priority level 1     | В9Н  | -     | -         | IP1.5 | IP1.4 | IP1.3 | IP1.2 | IP1.1     | IP1.0     | 00H |

## 11.1 Interrupt Enable 0 Register(IEN0)

| <b>Mnemo</b> | nic: IEN0 |     |    |     |     |     | Addre | ess: A8h |
|--------------|-----------|-----|----|-----|-----|-----|-------|----------|
| 7            | 6         | 5   | 4  | 3   | 2   | 1   | 0     | Reset    |
| EA           | -         | ET2 | ES | ET1 | EX1 | ET0 | EX0   | 00h      |

EA: EA=0 - Disable all interrupt.

EA=1 - Enable all interrupt.

ET2: ET2=0 - Disable Timer 2 overflow or external reload interrupt.

ET2=1 – Enable Timer 2 overflow or external reload interrupt.

ES0: ES=0 - Disable Serial channel 0 interrupt.

ES=1 - Enable Serial channel 0 interrupt.

ET1: ET1=0 – Disable Timer 1 overflow interrupt.

ET1=1 - Enable Timer 1 overflow interrupt.

EX1: EX1=0 – Disable external interrupt 1.

EX1=1 – Enable external interrupt 1.

ET0: ET0=0 – Disable Timer 0 overflow interrupt.

ET0=1 - Enable Timer 0 overflow interrupt.

EX0: EX0=0 - Disable external interrupt 0.

EX0=1 – Enable external interrupt 0.

## 11.2 Interrupt Enable 1 Register(IEN1)

| Mnemoni | c: IEN1 |       |       |       |       |       | Addre | ss: B8h |
|---------|---------|-------|-------|-------|-------|-------|-------|---------|
| 7       | 6       | 5     | 4     | 3     | 2     | 1     | 0     | Reset   |
| EXEN2   | -       | IEIIC | IELVI | IEKBI | IEADC | IESPI | -     | 00h     |

EXEN2: Timer 2 reload interrupt enable.



EXEN2 = 0 - Disable Timer 2 external reload interrupt.

EXEN2 = 1 - Enable Timer 2 external reload interrupt.

IEIIC: IIC interrupt enable.

IEIIC = 0 - Disable IIC interrupt.

IEIIC = 1 - Enable IIC interrupt.

IELVI: LVI interrupt enable.

IELVI = 0 - Disable LVI interrupt.

IELVI = 1 - Enable LVI interrupt.

IEKBI KBI interrupt enable

EKBI = 0 - Disable KBI interrupt.

IEKBI = 1 – Enable KBI interrupt.

IEADC: A/D converter interrupt enable

IEADC = 0 - Disable ADC interrupt.

IEADC = 1 - Enable ADC interrupt.

IESPI: SPI interrupt enable.

IESPI = 0 - Disable SPI interrupt.

IESPI = 1 - Enable SPI interrupt.

# 11.3 Interrupt Enable 2 Register(IEN2)

| Mnemo | nic: IEN2 |   |   |   |       |      | Addre | ess: 9Ah |  |
|-------|-----------|---|---|---|-------|------|-------|----------|--|
| 7     | 6         | 5 | 4 | 3 | 2     | 1    | 0     | Reset    |  |
| -     | -         | - | - | - | ECmpl | EWDT | -     | 00H      |  |

ECmpl Enable Comparator interrupt(include comparator\_0 and comparator\_1).

ECmpl = 0 - Disable Comparator interrupt.

ECmpl = 1 - Enable Comparator interrupt.

EWDT: Enable Watch dog interrupt.

EWDT = 0 - Disable Watchdog interrupt.

EWDT = 1 - Enable Watchdog interrupt.

ES1: ES1=0 – Disable Serial channel 1 interrupt.

ES1=1 - Enable Serial channel 1 interrupt.

## 11.4 Interrupt Request Register (IRCON)

| Mnemoi | nic: IRCO | N     |       |       |       |       | Addre     | ss: C0h |
|--------|-----------|-------|-------|-------|-------|-------|-----------|---------|
| 7      | 6         | 5     | 4     | 3     | 2     | 1     | 0         | Reset   |
| EXF2   | TF2       | IICIF | LVIIF | KBIIF | ADCIF | SPIIF | PWMI<br>F | 00H     |

EXF2: Timer 2 external reload flag. Must be cleared by software.

TF2: Timer 2 overflow flag. Must be cleared by software.

IICIF: IIC interrupt flag.

LVIIF: LVI interrupt flag. KBIIF: KBI interrupt flag.

ADCIF: A/D converter end interrupt flag.

SPIIF: SPI interrupt flag. PWMIF: PWM interrupt flag.

#### 11.5 Interrupt Request Register 2(IRCON2)

| Mnemo | nic:IRCO | N2 |   |   |       |       | Addre | ess: 97h |
|-------|----------|----|---|---|-------|-------|-------|----------|
| 7     | 6        | 5  | 4 | 3 | 2     | 1     | 0     | Reset    |
| -     | -        | -  | - | - | CmpIF | WDTIF | -     | 00H      |

**CmpIF** Comparator interrupt flag

HW will clear this flag automatically when enter interrupt vector.

SW can clear this flag also.(in case analog comparator INT disable)

WDTIF: Watch dog interrupt flag

### 11.6 Priority Level Structure

All interrupt sources are combined in groups, As given in Table 11-2.

Table 11-2: Priority level groups

|                            | Groups                     |               |  |  |  |  |  |
|----------------------------|----------------------------|---------------|--|--|--|--|--|
| External interrupt 0       | Serial channel 1 interrupt | PWM interrupt |  |  |  |  |  |
| Timer 0 interrupt          | Watchdog interrupt         | SPI interrupt |  |  |  |  |  |
| External interrupt 1       | Comparator interrupt       | ADC interrupt |  |  |  |  |  |
| Timer 1 interrupt          | USB interrupt              | KBI interrupt |  |  |  |  |  |
| Serial channel 0 interrupt | USBRSM interrupt           | LVI interrupt |  |  |  |  |  |
| Timer 2 interrupt          | -                          | IIC interrupt |  |  |  |  |  |

Each group of interrupt sources can be programmed individually to one of four priority levels by setting or clearing one bit in the special function register ip0 and one in ip1. If requests of the same priority level will be received simultaneously, an internal polling sequence determines which request is serviced first. As given in Table 11-3 and Table 11-4 and Table 11-5.

| Mnemo     | nic: IP0 |       |       |       |       |       | Addres | s: A9h           |
|-----------|----------|-------|-------|-------|-------|-------|--------|------------------|
| 7         | 6        | 5     | 4     | 3     | 2     | 1     | 0      | Reset            |
| -         | -        | IP0.5 | IP0.4 | IP0.3 | IP0.2 | IP0.1 | IP0.0  | 00h              |
| Mnemo     |          |       |       |       |       |       |        |                  |
| WILLELLIO | nic: IP1 |       |       |       |       |       | Addres | s: B9h           |
| 7         | 6        | 5     | 4     | 3     | 2     | 1     | Addres | ss: B9h<br>Reset |

Table 11-3: Priority levels

| IP1.x | IP0.x | Priority Level  |
|-------|-------|-----------------|
| 0     | 0     | Level0 (lowest) |
| 0     | 1     | Level1          |
| 1     | 0     | Level2          |



| 1 | 1 | Level3 (highest) |
|---|---|------------------|

Table 11-4: Groups of priority

| Bit          | Group                      |                            |               |  |  |  |  |  |
|--------------|----------------------------|----------------------------|---------------|--|--|--|--|--|
| IP1.0, IP0.0 | External interrupt 0       | Serial channel 1 interrupt | PWM interrupt |  |  |  |  |  |
| IP1.1, IP0.1 | Timer 0 interrupt          | WDT interrupt              | SPI interrupt |  |  |  |  |  |
| IP1.2, IP0.2 | External interrupt 1       | Comparator interrupt       | ADC interrupt |  |  |  |  |  |
| IP1.3, IP0.3 | Timer 1 interrupt          | USB interrupt              | KBI interrupt |  |  |  |  |  |
| IP1.4, IP0.4 | Serial channel 0 interrupt | USBRSM interrupt           | LVI interrupt |  |  |  |  |  |
| IP1.5, IP0.5 | Timer 2 interrupt          | -                          | IIC interrupt |  |  |  |  |  |

Table 11-5: Polling sequence

| Interrupt source           | Sequence         |
|----------------------------|------------------|
| External interrupt 0       |                  |
| Serial channel 1 interrupt |                  |
| PWM interrupt              |                  |
| Timer 0 interrupt          | П п              |
| Watchdog interrupt         | ollii            |
| SPI interrupt              | ng s             |
| External interrupt 1       | Polling sequence |
| Comparator interrupt       | Jen              |
| ADC interrupt              | Се               |
| Timer 1 interrupt          |                  |
| USB interrupt              |                  |
| KBI interrupt              |                  |
| Serial channel 0 interrupt |                  |
| USBRSM interrupt           |                  |
| LVI interrupt              |                  |
| Timer 2 interrupt          |                  |
| IIC interrupt              |                  |



## 12. Power Management Unit

Power management unit serves two power management modes, IDLE and STOP, for the users to do power saving function.

| Mnemo | nic: PCO |   | Addr | ess: 87h |   |      |      |       |
|-------|----------|---|------|----------|---|------|------|-------|
| 7     | 6        | 5 | 4    | 3        | 2 | 1    | 0    | Reset |
| SMOD  | MDUF     | - |      |          |   | STOP | IDLE | 40h   |

STOP: Stop mode control bit. Setting this bit turning on the Stop Mode.

Stop bit is always read as 0

IDLE: Idle mode control bit. Setting this bit turning on the Idle Mode.

Idle bit is always read as 0

#### 12.1 Idle Mode

Setting the IDLE bit of PCON register invokes the IDLE mode. The IDLE mode leaves internal clocks and peripherals running. Power consumption drops because the CPU is not active. The CPU can exit the IDLE state with any interrupts or a reset.

#### 12.2 Stop Mode

Setting the STOP bit of PCON register invokes the STOP mode. All internal clocking in this mode is turn off. The CPU will exit this state only if interrupts asserted from external INT0/1, KBI, LVI, and USB, OPA Comparator or hardware reset by WDT and LVR

Internally generated interrupts (timer, serial port ...) have no effect on stop mode since they require clocking activity.

# 13. Pulse Width Modulation ( PWM )

#### PWM module features:

- Eight-channel (four-pair) PWM output pins.
- 14-bit resolution.
- Center and Edge Alignment output mode.
- Dead time generator.
- PWM and Special Event Interrupt Trigger.
- Output Override Function for motor control.
- Overdrive current protect for the fault (FLTA and FLTB)

There under is the working module of the PWM, As shown in Fig. 13-1



Fig. 13-1: Working module of the PWM



The interrupt vector is 43h.

| The interrupt vector is 43h. |                                           |      |                          |                                          |            |            |                   |                   |                   |                   |     |
|------------------------------|-------------------------------------------|------|--------------------------|------------------------------------------|------------|------------|-------------------|-------------------|-------------------|-------------------|-----|
| Mnemonic                     | Description                               | Dir. | Bit 7                    | Bit 6                                    | Bit 5      | Bit 4      | Bit 3             | Bit 2             | Bit 1             | Bit 0             | RST |
|                              |                                           | The  | e relevar                | nt register                              | s of the P | WM func    | tion              |                   |                   |                   |     |
| PWMADDR                      | PWM Address<br>Register                   | A2h  |                          | PWMADDR[7:0]                             |            |            |                   |                   |                   | 00H               |     |
| PWMDATA                      | PWM Data<br>Register                      | A3h  |                          |                                          |            |            | ATA[7:0]          | T                 |                   |                   | 00H |
| ADCC2                        | ADC Control 2<br>Register                 | ACh  | Start                    | Start Adjust PWM EXT ADC MODE ADCCH[2:0] |            |            |                   |                   |                   | 00H               |     |
|                              |                                           |      |                          | P١                                       | WM         |            |                   |                   |                   |                   |     |
| PWMTBC0                      | PWM Time Base<br>Control 0<br>Register    | F9h  |                          |                                          | -          |            | PWMTE<br>C        |                   |                   | BMOD[1<br>0]      | 00H |
| PWMTBC1                      | PWM Time Base<br>Control 1<br>Register    | FAh  | PW<br>MTB<br>EN          |                                          |            | -          |                   |                   | SEVT<br>IE        | PWMP<br>IE        | 00H |
| PWMOPMOD                     | PWM Output Pair<br>Mode Register          | FBh  |                          |                                          | -          |            | PWM<br>OP3<br>MOD | PWM<br>OP2M<br>OD | PWM<br>OP1M<br>OD | PWM<br>OP0<br>MOD | 00H |
| TBCOUNTER<br>L               | Time Base<br>Counter<br>(Low)             | FCh  |                          |                                          | Time       | Base Co    | ounter Lov        | v 8 bit           |                   |                   | 00H |
| TBCOUNTER<br>H               | Time Base<br>Counter<br>(High)            | FDh  |                          | - Time Base Counter High 6 bit           |            |            |                   |                   | 00H               |                   |     |
| PERIODL                      | PWM Period<br>(Low) Register              | F1h  |                          | PWM Period Low 8 bit                     |            |            |                   |                   | FFH               |                   |     |
| PERIODH                      | PWM<br>Period(High)<br>Register           | F2h  |                          | -                                        |            | PV         | VM Perio          | d High 6          | bit               |                   | 3FH |
| SEVTCMPL                     | Special Event<br>Compare Low<br>Register  | F3h  |                          |                                          | Specia     | l Event C  | ompare L          | ow 8 bit          |                   |                   | FFH |
| SEVTCMPH                     | Special Event<br>Compare High<br>Register | F4h  |                          | -                                        |            | Special    | Event Co          | •                 |                   |                   | 3FH |
| PWMEN                        | PWM Output<br>Enable Register             | F5h  | PW<br>M7<br>EN           | PWM6<br>EN                               | PWM5<br>EN | PWM4<br>EN | PWM3<br>EN        | PWM<br>2<br>EN    | PWM<br>1<br>EN    | PWM0<br>EN        | 00H |
| PWMSEV                       | PWM Special<br>Event Register             | EDh  |                          | SEVP                                     | OST[3:0]   |            | SEVT<br>DIR       | -                 | UDIS              | OSYN<br>C         | 00H |
| PWMTBPOST<br>SCALE           | PWM Time Base<br>Post Scale<br>Register   | EEh  |                          |                                          |            | PWMTBI     | POST[7:0          | )]                |                   |                   | 00H |
| PWMINTF                      | PWM Interrupt<br>Flag Register            | BCh  | PW MTB - SEVT PWMP IF IF |                                          |            |            |                   | 00H               |                   |                   |     |
| DEADTIME0                    | Dead Time 0<br>Register                   | E9h  | DT0P                     | RE[1:0]                                  |            |            | DT0               | [5:0]             |                   |                   | 00H |
| DEADTIME1                    | Dead Time 1<br>Register                   | EAh  | DT1P                     | RE[1:0]                                  |            |            | DT1               | [5:0]             |                   |                   | 00H |
| DEADTIME2                    | Dead Time 2<br>Register                   | EBh  | DT2P                     | RE[1:0]                                  |            |            | DT2               | [5:0]             |                   |                   | 00H |



| DEADTIME3       | Dead Time 3<br>Register             | ECh | DT3P                      | DT3PRE[1:0]                  |                            | DT3[5:0]          |                   |               |               |                   | 00H |
|-----------------|-------------------------------------|-----|---------------------------|------------------------------|----------------------------|-------------------|-------------------|---------------|---------------|-------------------|-----|
| FLTCONFIG       | Fault Configure<br>Register         | DBh | BRF<br>EN                 | FLTB<br>S                    | FLTB<br>MOD                | FLTB<br>EN        | FLT<br>CON        | FLTA<br>S     | FLTA<br>MOD   | FLTA<br>EN        | 80H |
| FLTNF           | Fault Noise Filter<br>Register      | DCh |                           | -                            | FLTB<br>LS                 | FLTA<br>LS        | FLTB<br>NF        | FLTA<br>NF    |               | -                 | 00H |
| PWMPOLARIT<br>Y | PWM Polarity<br>Register            | DDh | Polar<br>ity<br>7         | Polarit<br>y<br>6            | Polarit<br>y<br>5          | Polarit<br>y<br>4 | Polarit<br>y<br>3 | Polarit<br>y2 | Polarit<br>y1 | Polarit<br>y<br>0 | FFH |
| OVRIDEDIS       | Override Disable<br>Register        | DEh | OV7<br>DIS                | OV6<br>DIS                   | OV5<br>DIS                 | OV4<br>DIS        | OV3<br>DIS        | OV2<br>DIS    | OV1<br>DIS    | OV0<br>DIS        | FFH |
| OVRIDEDATA      | Override Data<br>Register           | DFh | OV7<br>DAT<br>A           | OV6<br>DATA                  | OV5<br>DATA                | OV4<br>DATA       | OV3<br>DATA       | OV2<br>DATA   | OV1<br>DATA   | OV0<br>DATA       | 00H |
| DUTY0L          | PWM 0 Duty Low<br>byte Register     | D1h | PWM Pair 0 Duty Low 8 bit |                              |                            |                   |                   | 00H           |               |                   |     |
| DUTY0H          | PWM 0 Data<br>High byte<br>Register | D2h |                           | -                            | PWM Pair 0 Duty High 6 bit |                   |                   |               | 00H           |                   |     |
| DUTY1L          | PWM 1 Duty Low byte Register        | D3h |                           |                              | PW                         | /M Pair1 I        | Duty Low          | 8 bit         |               |                   | 00H |
| DUTY1H          | PWM 1 Data<br>High byte<br>Register | D4h |                           | -                            |                            | PWI               | M Pair1 D         | uty High      | 6 bit         |                   | 00H |
| DUTY2L          | PWM 2 Duty Low<br>byte Register     | D5h |                           |                              | PW                         | M Pair 2          | Duty Low          | 8 bit         |               |                   | 00H |
| DUTY2H          | PWM 2 Duty<br>High byte<br>Register | D6h |                           | - PWM Pair 2 Duty High 6 bit |                            |                   | 00H               |               |               |                   |     |
| DUTY3L          | PWM 3 Duty Low<br>byte Register     | D7h |                           |                              | PW                         | M Pair 3          | Duty Low          | 8 bit         |               |                   | 00H |
| DUTY3H          | PWM 3 Duty<br>High byte<br>Register | C9h |                           | -                            |                            | PWN               | Л Pair 3 🛭        | Outy High     | 6 bit         |                   | 00H |

# 13.1 ADC Control Register 2( ADCC2 )

| Mnemonic | C:ADCC2 |                      |                      |             |   |            | Add | ress: ACh |
|----------|---------|----------------------|----------------------|-------------|---|------------|-----|-----------|
| 7        | 6       | 5                    | 4                    | 3           | 2 | 1          | 0   | Reset     |
| Start    | Adjust  | PWM<br>TriggerE<br>N | EXT<br>TriggerE<br>N | ADC<br>MODE |   | ADCCH[2:0] |     | 00H       |

Start When this bit is set, the ADC will be start conversion.

(SW trigger conversion)

ADJUST Adjust the format of ADC conversion DATA.

ADJUST = 0: (default value) ADC data high byte ADCD [9:2] = ADCDH [7:0].



ADC data low byte ADCD [1:0] = ADCDL [1:0].

ADJUST = 1: ADC data high byte ADCD [9:8] = ADCDH [1:0].

ADC data low byte ADCD [7:0] = ADCDL [7:0].

PWMTriggerEN PWM trigger ADC to start conversion.

(HW internal trigger conversion)

0 = disable

1 = enable

EXTTriggerEN External Pin trigger ADC to start conversion.

(HW external trigger conversion)

0 = disable

1 = enable

ADCMODE 0 = continuous mode

1 = single-shot mode

ADCCH[2:0] ADC channel select.

| ADCCH [2:0] | Channel |
|-------------|---------|
| 000         | 0       |
| 001         | 1       |
| 010         | 2       |
| 011         | 3       |
| 100         | 4       |
| 101         | 5       |
| 110         | 6       |
| 111         | 7       |

### 13.2 PWM Time Base Control 0( PWMTBC0 )

| Mnemonic | : PWMTBC | 0 |   |       |          |       | Add      | dress: F9h |  |
|----------|----------|---|---|-------|----------|-------|----------|------------|--|
| 7        | 6        | 5 | 4 | 3     | 2        | 1     | 0        | Reset      |  |
|          |          |   |   | PWMTB | PRE[1:0] | PWMTB | MOD[1:0] | 00H        |  |

### PWMTBPRE PWM Time Base PreScale

[1:0]

| PWMTBPRE<br>[1:0] | Mode    |
|-------------------|---------|
| 00                | Fosc    |
| 01                | Fosc/4  |
| 10                | Fosc/16 |
| 11                | Fosc/64 |

PWMTBMOD PWM Time Base Mode

PWMTBMOD [1:0] = 00 - Free Running mode

PWMTBMOD [1:0] = 01 - single-shot mode

PWMTBMOD [1:0] = 10 - continuous up/down counting mode



PWMTBMOD [1:0] = 11 - continuous up/down counting with interrupt for double PWM updates.

| Minimum I | Minimum PWM Frequencies Example: Fosc= 24MHz, PERIOD = 0x3FFFh |                            |  |  |  |  |  |  |  |
|-----------|----------------------------------------------------------------|----------------------------|--|--|--|--|--|--|--|
| Prescale  | PWM Frequency Edge-align                                       | PWM Frequency center-align |  |  |  |  |  |  |  |
| 1:1       | 1500 Hz                                                        | 750 Hz                     |  |  |  |  |  |  |  |
| 1:4       | 375 Hz                                                         | 188 Hz                     |  |  |  |  |  |  |  |
| 1:16      | 94 Hz                                                          | 47 Hz                      |  |  |  |  |  |  |  |
| 1:64      | 23 Hz                                                          | 12 Hz                      |  |  |  |  |  |  |  |

### 13.3 PWM Time Base Control 1( PWMTBC1 )

| Mnemonic: PV | Add | ress: FAh |   |   |   |        |        |       |
|--------------|-----|-----------|---|---|---|--------|--------|-------|
| 7            | 6   | 5         | 4 | 3 | 2 | 1      | 0      | Reset |
| PWMTBEN      |     |           | - |   |   | SEVTIE | PWMPIE | 00H   |

PWMTBEN PWM Time Base Enable

0 = PWM Time Base Disable

1 = PWM Time Base Enable

SEVTIE: Special Event Interrupt Enable

SEVTIE = 0 - Special Event Interrupt Disable

SEVTIE = 1 - Special Event Interrupt Enable

PWMPIE: PWM Period Interrupt Enable

PWMPIE = 0 - PWM Period Interrupt Diable

PWMPIE = 1 - PWM Period Interrupt Enable

### 13.4 PWM Output Pair Mode( PWMOPMOD )

| Mr      | nemonio | Addres | s: FBh |   |           |           |           |           |     |
|---------|---------|--------|--------|---|-----------|-----------|-----------|-----------|-----|
| 7 6 5 4 |         | 4      | 3      | 2 | 1         | 0         | Reset     |           |     |
|         |         | -      |        |   | PWMOP3MOD | PWMOP2MOD | PWMOP1MOD | PWMOP0MOD | 00H |

PWMOP3MOD PWM Output Pair 3 Mode

0 = (PWM6, PWM7) is complementary mode

1 = (PWM6, PWM7) is independent mode

PWMOP2MOD PWM Output Pair 2 Mode

0 = (PWM4, PWM5) is complementary mode

1 = (PWM4, PWM5) is independent mode

PWMOP1MOD PWM Output Pair 1 Mode

0 = (PWM2, PWM3) is complementary mode

1 = (PWM2, PWM3) is independent mode

PWMOP0MOD PWM Output Pair 0 Mode

0 = (PWM0, PWM1) is complementary mode



1 = (PWM0, PWM1) is independent mode

## 13.5 Time Base Counter by PWM clock(TBCOUNTERL, TBCOUNTERH)

| Mnemo                                | Mnemonic: TBCOUNTERL Address      |             |        |   |   |   |            |                   |  |  |  |  |  |
|--------------------------------------|-----------------------------------|-------------|--------|---|---|---|------------|-------------------|--|--|--|--|--|
| 7                                    | 6                                 | 5           | 4      | 3 | 2 | 1 | 0          | Reset             |  |  |  |  |  |
| Time Base Counter Low 8 bit [7:0] 00 |                                   |             |        |   |   |   |            |                   |  |  |  |  |  |
|                                      | Mnemonic: TBCOUNTERH Address: FDh |             |        |   |   |   |            |                   |  |  |  |  |  |
| wnemo                                | nic: TBC                          | OUNTER      | Н      |   |   |   | Addre      | ess: FDh          |  |  |  |  |  |
| wnemo<br>7                           | nic: TBC                          | OUNTER<br>5 | H<br>4 | 3 | 2 | 1 | Addre<br>0 | ess: FDh<br>Reset |  |  |  |  |  |

### 13.6 PWM Period( PERIODL, PERIODH )

| Mnemo                      | Mnemonic: PERIODL Address: |        |   |   |   |   |       |          |  |  |  |  |  |
|----------------------------|----------------------------|--------|---|---|---|---|-------|----------|--|--|--|--|--|
| 7                          | 6                          | 5      | 4 | 3 | 2 | 1 | 0     | Reset    |  |  |  |  |  |
| PWM Period Low 8 bit [7:0] |                            |        |   |   |   |   |       |          |  |  |  |  |  |
| Mnemonic: PERIODH Address  |                            |        |   |   |   |   |       |          |  |  |  |  |  |
| MILLETTIO                  | IIIC: PERI                 | ODH    |   |   |   |   | Addie | ess: F2n |  |  |  |  |  |
| 7                          | 6                          | 5<br>5 | 4 | 3 | 2 | 1 | 0     | Reset    |  |  |  |  |  |

### 13.7 Special Event Compare( SEVTCMPL, SEVTCMPH )

| Mnemo                                 | nic: SEV1 | CMPL |           |           |             |           | Addre | ess: F3h |  |  |  |  |
|---------------------------------------|-----------|------|-----------|-----------|-------------|-----------|-------|----------|--|--|--|--|
| 7                                     | 6         | 5    | 4         | 3         | 2           | 1         | 0     | Reset    |  |  |  |  |
| Special Event Compare Low 8 bit [7:0] |           |      |           |           |             |           |       |          |  |  |  |  |
|                                       |           |      |           |           |             |           |       |          |  |  |  |  |
| Mnemo                                 | nic: SEV1 | CMPH |           |           |             |           | Addre | ess: F4h |  |  |  |  |
| 7                                     | 6         | 5    | 4         | 3         | 2           | 1         | 0     | Reset    |  |  |  |  |
|                                       |           |      | Special E | vant Cami | oaro High 6 | hit [5:0] |       | 2⊑⊔      |  |  |  |  |

### 13.8 PWM Output Enable( PWMEN )

| Mnemonic: PWMEN |        |        |        |        |        |        |        |       |  |  |
|-----------------|--------|--------|--------|--------|--------|--------|--------|-------|--|--|
| 7               | 6      | 5      | 4      | 3      | 2      | 1      | 0      | Reset |  |  |
| PWM7EN          | PWM6EN | PWM5EN | PWM4EN | PWM3EN | PWM2EN | PWM1EN | PWM0EN | 00H   |  |  |

PWM7EN PWM 7 Enable

PWM7EN = 0 - PWM7 Output Disable

PWM7EN = 1 - PWM7 Output Enable

PWM6EN PWM 6 Enable

PWM6EN = 0 - PWM6 Output Disable

PWM6EN = 1 - PWM6 Output Enable

PWM5EN PWM 5 Enable

PWM5EN = 0 - PWM5 Output Disable

PWM5EN = 1 - PWM5 Output Enable



PWM4EN PWM 4 Enable

PWM4EN = 0 - PWM4 Output Disable

PWM4EN = 1 - PWM4 Output Enable

PWM3EN PWM 3 Enable

PWM3EN =0 - PWM3 Output Disable

PWM3EN =1 - PWM3 Output Enable

PWM2EN PWM 2 Enable

PWM2EN =0 - PWM2 Output Disable

PWM2EN =1 - PWM2 Output Enable

PWM1EN PWM 1 Enable

PWM1EN =0 - PWM1 Output Disable

PWM1EN =1 - PWM1 Output Enable

PWM0EN PWM 0 Enable

PWM0EN =0 - PWM0 Output Disable

PWM0EN =1 - PWM0 Output Enable

## 13.9 PWM Special Event( PWMSEV )

Mnemonic: PWMSEV
Address: EDh

| 7 | 6     | 5       | 4 | 3 2 1 0 |   | 0    | Reset |     |
|---|-------|---------|---|---------|---|------|-------|-----|
|   | SEVPO | ST[3:0] |   | SEVTDIR | - | UDIS | OSYNC | 00H |

SEVPOST Special Event Postscale Set

SEVPOST [3:0] 0000 = 1:1 Postscale

SEVPOST [3:0] 0001 = 1:2 Postscale

:

SEVPOST [3:0] 1111 = 1:16 Postscale

SEVTDIR Special event trigger time base direction

SEVTDIR = 0 - counting upwards

SEVTDIR = 1 - counting downwards

UDIS PWM update disable. (This bit affects PERIOD, DUTY, SEVTCMP;

OVRIDEDIS, OVRIDEDATA)

UDIS = 0 - update from duty cycle and period buffer are Enable

UDIS = 1 - update from duty cycle and period buffer are Disable

OSYNC PWM output override synchronization

OSYNC = 0 - Asynchronous

OSYNC = 1 - synchronous



### 13.10 PWM Time Base Post Scale Register( PWMTBPOSTSCALE)

| Mnemonic: PWMTBPOSTSCALE Address |   |   |        |            |   |   |   |       |  |  |  |  |
|----------------------------------|---|---|--------|------------|---|---|---|-------|--|--|--|--|
| 7                                | 6 | 5 | 4      | 3          | 2 | 1 | 0 | Reset |  |  |  |  |
|                                  |   |   | PWMTBF | POST [7:0] |   |   |   | 00H   |  |  |  |  |

## 13.11 PWM Interrupt Flag(PWMINTF)

 Mnemonic: PWMINTF
 Address: BCh

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 PWMTBDIR
 SEVTIF
 PWMPIF
 00H

| PWMTBDIR: | PWM Time Base Count Direction Status(Read only) |
|-----------|-------------------------------------------------|
|           | 0 = counts up                                   |
|           | 1 = counts down                                 |
| SEVTIF:   | Special Event Interrupt Flag                    |
| PWMPIF:   | PWM Period Interrupt Flag                       |

#### 13.12 Dead Time

When the half-bridge circuit is applying, at the same time of upper and lower arm turn state period, due to characters of TON and TOFF, power crystal can not instantaneous complete turn state, so as to cause a short circuit, then must spare a certain time to allow power crystal turn state.

Each pair of complementary PWM output have a 6 bit down counter, due to produce dead time as below figure Fig. 13-2, each dead time unit has a rising edge and falling edge detector, according to the counter and when the value of number is zero, the output is just converted.



Fig. 13-2: PWM output Compare



# 13.12.1 Dead Time 0 for PWM Pair 0( DEADTIME0 )

| Mnemor | Mnemonic: DEADTIME0 Address |   |   |          |   |   |   |       |  |  |  |
|--------|-----------------------------|---|---|----------|---|---|---|-------|--|--|--|
| 7      | 6                           | 5 | 4 | 3        | 2 | 1 | 0 | Reset |  |  |  |
| DT0PRI | E[1:0]                      |   |   | DT0[5:0] |   |   |   | 00H   |  |  |  |

| DT0PRE[1:0] | Dead Time 0 Prescale  00 = Fosc/2  01 = Fosc/4  10 = Fosc/8 |
|-------------|-------------------------------------------------------------|
|             | 11 = Fosc/16                                                |
| DT0[5:0]    | Dead Time 0                                                 |

|          | Freq = 24MHz, Period = 14 bit |                          |  |  |  |  |  |  |  |
|----------|-------------------------------|--------------------------|--|--|--|--|--|--|--|
| Prescale | Dead Time Min                 | Dead Time Max            |  |  |  |  |  |  |  |
| 1:2      | 83 ns                         | 5.3 us (To apply to CCD) |  |  |  |  |  |  |  |
| 1:4      | 166 ns                        | 10.6 us                  |  |  |  |  |  |  |  |
| 1:8      | 332 ns                        | 21.2 us                  |  |  |  |  |  |  |  |
| 1:16     | 664 ns                        | 42.4 us                  |  |  |  |  |  |  |  |

# 13.12.2 Dead Time 1 for PWM Pair 1( DEADTIME1 )

| Mnemon      | Mnemonic: DEADTIME1 |   |          |   |     |   |   |       |  |  |  |
|-------------|---------------------|---|----------|---|-----|---|---|-------|--|--|--|
| 7           | 6                   | 5 | 4        | 3 | 2   | 1 | 0 | Reset |  |  |  |
| DT1PRE[1:0] |                     |   | DT1[5:0] |   | 00H |   |   |       |  |  |  |

|             | Dead Time 1 Prescale            |
|-------------|---------------------------------|
|             | 00 = Fosc/2                     |
| DT1PRE[1:0] | 01 = Fosc/4                     |
|             | 10 = Fosc/8                     |
|             | 11 = Fosc/16                    |
|             | Dead Time 1                     |
|             | 00_0000 = 1 Dead Time 1 Unit.   |
| DT1[5:0]    | 00_0001 = 2 Dead Time 1 Units   |
| נט.טן דע    |                                 |
|             | 11_1111 = 64 Dead Time 1 Units. |
|             |                                 |

## 13.12.3 Dead Time 2 for PWM Pair 2( DEADTIME2 )

 Mnemonic: DEADTIME2
 Address: EBh

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 DT2PRE[1:0]
 DT2[5:0]
 00H

|             | Dead Time 2 Prescale            |
|-------------|---------------------------------|
|             | 00 = Fosc/2                     |
| DT2PRE[1:0] | 01 = Fosc/4                     |
|             | 10 = Fosc/8                     |
|             | 11 = Fosc/16                    |
|             | Dead Time 2                     |
|             | 00_0000 = 1 Dead Time 2 Unit.   |
| DT2[5:0]    | 00_0001 = 2 Dead Time 2 Units   |
|             |                                 |
|             | 11_1111 = 64 Dead Time 2 Units. |



## 13.12.4 Dead Time 3 for PWM Pair 3( DEADTIME3 )

| Mnemo | nic: DE <i>l</i> | ADTIME3 | , |          |   |   | Addre | ss: ECh |
|-------|------------------|---------|---|----------|---|---|-------|---------|
| 7     | 6                | 5       | 4 | 3        | 2 | 1 | 0     | Reset   |
| DT3PF | RE[1:0]          |         |   | DT3[5:0] |   |   |       | 00H     |

| DT3PRE[1:0] | Dead Time 3 Prescale            |
|-------------|---------------------------------|
|             | 00 = Fosc/2                     |
|             | 01 = Fosc/4                     |
|             | 10 = Fosc/8                     |
|             | 11 = Fosc/16                    |
| DT3[5:0]    | Dead Time 3                     |
|             | 00_0000 = 1 Dead Time 3 Unit.   |
|             | 00_0001 = 2 Dead Time 3 Units   |
|             |                                 |
|             | 11_1111 = 64 Dead Time 3 Units. |

#### 13.12.5 Override Disable(OVRIDEDIS)

 Mnemonic: OVRIDEDIS
 Address: DEh

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 OV7DIS
 OV6DIS
 OV5DIS
 OV4DIS
 OV3DIS
 OV2DIS
 OV1DIS
 OV0DIS
 FFH

OV7DIS Override Disable 7 Action Selection

OV7DIS = 0 - PWM7 Override Enable

OV7DIS = 1 - PWM7 Override Disable

OV6DIS Override Disable 6 Action Selection

OV6DIS = 0 - PWM6 Override Enable

OV6DIS = 1 - PWM6 Override Disable

OV5DIS Override Disable 5 Action Selection

OV5DIS = 0 - PWM5 Override Enable

OV5DIS = 1 - PWM5 Override Disable

OV4DIS Override Disable 4 Action Selection

OV4DIS = 0 - PWM4 Override Enable

OV4DIS = 1 - PWM4 Override Disable

OV3DIS Override Disable 3 Action Selection

OV3DIS = 0 - PWM3 Override Enable

OV3DIS = 1 - PWM3 Override Disable

OV2DIS Override Disable 2 Action Selection

OV2DIS = 0 - PWM2 Override Enable

OV2DIS = 1 - PWM2 Override Disable

OV1DIS Override Disable 1 Action Selection

OV1DIS = 0 - PWM1 Override Enable

OV1DIS = 1 - PWM1 Override Disable



OV0DIS Override Disable 0 Action Selection

OV0DIS = 0 - PWM0 Override Enable

OV0DIS = 1 - PWM0 Override Disable

## 13.12.6 Override Data (OVRIDEDATA)

| Mnemonic: | Mnemonic: OVRIDEDATA |         |         |         |         |         |         |       |  |  |  |  |  |
|-----------|----------------------|---------|---------|---------|---------|---------|---------|-------|--|--|--|--|--|
| 7         | 6                    | 5       | 4       | 3       | 2       | 1       | 0       | Reset |  |  |  |  |  |
| OV7DATA   | OV6DATA              | OV5DATA | OV4DATA | OV3DATA | OV2DATA | OV1DATA | OV0DATA | 00H   |  |  |  |  |  |

OV7DATA Ovride Data 7

OV7DATA = 0 - PWM7 Override Data

OV7DATA = 1 - PWM7 Override Data

OV6DATA Ovride Data 6

OV6DATA = 0 - PWM6 Override Data

OV6DATA = 1 - PWM6 Override Data

OV5DATA Ovride Data 5

OV5DATA = 0 - PWM5 Override Data

OV5DATA = 1 - PWM5 Override Data

OV4DATA Ovride Data 4

OV4DATA = 0 - PWM4 Override Data

OV4DATA = 1 - PWM4 Override Data

OV3DATA Ovride Data 3

OV3DATA = 0 - PWM3 Override Data

OV3DATA = 1 - PWM3 Override Data

OV2DATA Ovride Data 2

OV2DATA = 0 - PWM2 Override Data

OV2DATA = 1 - PWM2 Override Data

OV1DATA Ovride Data 1

OV1DATA = 0 - PWM1 Override Data

OV1DATA = 1 - PWM1 Override Data

OV0DATA Ovride Data 0

OV0DATA = 0 - PWM0 Override Data

OV0DATA = 1 - PWM0 Override Data

Example: PWM Output overrides waveform.

| Period Cycle | OVRIDEDIS[7:0] | OVRIDEDATA[7:0] | PWMPOLARITY[7:0] |
|--------------|----------------|-----------------|------------------|
| 1            | 11110000b      | 00000011b       | 11111111b        |
| 2            | 11110000b      | 00000110b       | 11111111b        |
| 3            | 11110000b      | 00001100b       | 11111111b        |
| 4            | 11110000b      | 00001010b       | 11111111b        |



## 13.12.7 PWM Polarity (PWMPOLARITY)

| Mnemonic: F | Mnemonic: PWMPOLARITY |           |           |           |           |           |           |       |  |  |  |  |
|-------------|-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-------|--|--|--|--|
| 7           | 6                     | 5         | 4         | 3         | 2         | 1         | 0         | Reset |  |  |  |  |
| POLARITY7   | POLARITY6             | POLARITY5 | POLARITY4 | POLARITY3 | POLARITY2 | POLARITY1 | POLARITY0 | FFH   |  |  |  |  |

POLARITY7 PWM Polarity 7

POLARITY7 = 0 - PWM7 Polarity active low

POLARITY7 = 1 - PWM7 Polarity active high

POLARITY6 PWM Polarity 6

POLARITY6 = 0 - PWM6 Polarity active low

POLARITY6 =1 - PWM6 Polarity active high

POLARITY5 PWM Polarity 5

POLARITY5 = 0 - PWM5 Polarity active low

POLARITY5 = 1 - PWM5 Polarity active high

POLARITY4 PWM Polarity 4

POLARITY4 = 0 - PWM4 Polarity active low

POLARITY4 = 1 - PWM4 Polarity active high

POLARITY3 PWM Polarity 3

POLARITY3 = 0 - PWM3 Polarity active low

POLARITY3 = 1 - PWM3 Polarity active high

POLARITY2 PWM Polarity 2

POLARITY2 = 0 - PWM2 Polarity active low

POLARITY2 = 1 - PWM2 Polarity active high

POLARITY1 PWM Polarity 1

POLARITY1 = 0 - PWM1 Polarity active low

POLARITY1 = 1 - PWM1 Polarity active high

POLARITY0 PWM Polarity 0

POLARITY0 = 0 - PWM0 Polarity active low



POLARITY0 = 1 - PWM0 Polarity active high

## 13.13 Fault Configure (FLTCONFIG)

When FLTA or FLTB are in use, if hardware detects any abnormal signals, the status of PMW will shift to inactive automatically.

#### 13.14 PWM Fault Inputs

The PWM module provides a fault function via FLTA and FLTB tw0 output. To disable the output signals of the PWM is their main function and as well as to enter an inactive status. When the fault occurs, the hardware will performer forthwith and shift the PWM in an inactive status; and meanwhile remain power-on connected to the PWM. Under normal working status, either low or high active can be directed by the users by simple operations.

Each of the fault inputs have two modes of operation

#### Inactive Mode

If the Fault occurs, the output signals of the PWM is deactivated. The status of the PWM will remain in inactive and correspond to flag of the FLTxS flag and also set it up. If the PWM need to be recovered in a normal output working status by the time the Fault flag of the FLTxS status must be cleared by the software.

### Cycle-by-Cycle Mode

When the Fault function occurs, the output of the PWM is deactived. The status of the PWM pin will remain in inactive status and correspond to flag of the FLTxS flag and set it up. When the Fault is relieved, the FLTxS will be relatively cleared, and the output of the PWM will be recovered to normal working status.

Mnemonic: FLTCONFIG Address: DBh

| 7     | 6     | 5       | 4      | 3      | 2     | 1       | 0      | Reset |
|-------|-------|---------|--------|--------|-------|---------|--------|-------|
| BRFEN | FLTBS | FLTBMOD | FLTBEN | FLTCON | FLTAS | FLTAMOD | FLTAEN | 80H   |

**BRFEN Breakpoint Fault Enable** 

BRFEN = 0 - Disable

BRFEN = 1 - Enable

FLTBS Fault B status, must be cleared by SW(inactive mode)

FLTBS = 0 - No Fault

FLTBS = 1 - /FLTB is asserted.

FLTBMOD FLTB Mode Set

FLTBMOD = 0 - inactive mode

FLTBMOD = 1 - cycle-by-cycle mode

FLTBEN FLTB Active Set

FLTBEN = 0 - Disable Fault B function

FLTBEN = 1 - Enable Fault B function

FLTCON 0 = inactive PWM[5:0]

1 = inactive PWM[7:0]

FLTAS Fault A status, must be cleared by SW(inactive mode)

FLTAS = 0 - No Fault



FLTAS = 1 - /FLTA is asserted.

FLTAMOD FLTA Mode Set

FLTAMOD = 0 - inactive mode

FLTAMOD = 1 - cycle-by-cycle mode

FLTAEN FLTA Active Set

FLTAEN = 0 - Disable Fault A function

FLTAEN = 1 - Enable Fault A function

### 13.15 Fault Noise Filter(FLTNF)

| Mnemoni | Mnemonic: FLTNF A |        |        |       |         |       |         |       |  |
|---------|-------------------|--------|--------|-------|---------|-------|---------|-------|--|
| 7       | 6                 | 5      | 4      | 3     | 2       | 1     | 0       | Reset |  |
| -       | -                 | FLTBLS | FLTALS | FLTBI | NF[1:0] | FLTAN | NF[1:0] | 00H   |  |

| FLTBLS: | Fault B level select 0: active low |
|---------|------------------------------------|
|         | 1: active high                     |
| FLTALS: | Fault A level select               |
|         | 0: active low                      |
|         | 1: active high                     |
| FLTANF  | Fault A noise filter               |
| [1:0]   | 00 = Fosc/1                        |
|         | 01 = Fosc/2                        |
|         | 10 = Fosc/4                        |
|         | 11 = Fosc/8                        |
| FLTBNF  | Fault B noise filter               |
| [1:0]   | 00 = Fosc/1                        |
|         | 01 = Fosc/2                        |
|         | 10 = Fosc/4                        |
|         | 11 = Fosc/8                        |

## 13.16 PWM Pair 0 Duty( DUTY0L, DUTY0H)



| Mnemon | ic: DUT | /0H |     |                      |             |   | Addres | s: D2h |
|--------|---------|-----|-----|----------------------|-------------|---|--------|--------|
| 6      | 5       | 5 4 | 3   | 2                    | 1           | 0 | Res    | set    |
| -      |         |     | PWM | Pair 0 Duty<br>[5:0] | y High 6 bi | t |        | 00H    |

# 13.17 PWM Pair 1 Duty( DUTY1L, DUTY1H )

| Mnemonic: DUTY0L Address: |   |        |              |           |   |   |       |  |  |  |  |
|---------------------------|---|--------|--------------|-----------|---|---|-------|--|--|--|--|
| 6                         | 5 | 4      | 3            | 2         | 1 | 0 | Reset |  |  |  |  |
|                           |   | PWM Pa | air 1 Duty I | Low 8 bit |   |   | 001   |  |  |  |  |
|                           |   |        | [7:0]        |           |   |   | 00H   |  |  |  |  |



| Mnemo | onic: DUT | Y0H |                                  |   |   |   | Addres | ss: D4h |  |
|-------|-----------|-----|----------------------------------|---|---|---|--------|---------|--|
| 7     | 6         | 5   | 4                                | 3 | 2 | 1 | 0      | Reset   |  |
|       | -         |     | PWM Pair 1 Duty High 6 bit [5:0] |   |   |   |        |         |  |

## 13.18 PWM Pair 2 Duty( DUTY2L, DUTY2H )

| Mnemonic: I | Mnemonic: DUTY2L Address:       |   |   |   |   |   |     |     |  |  |
|-------------|---------------------------------|---|---|---|---|---|-----|-----|--|--|
| 6           | 5                               | 4 | 3 | 2 | 1 | 0 | Res | set |  |  |
|             | PWM Pair 2 Duty Low 8 bit [7:0] |   |   |   |   |   |     |     |  |  |

| N | /Inemonic: [ | H0YTUC |   |        |                      |            | Ad | ddress: D6h |
|---|--------------|--------|---|--------|----------------------|------------|----|-------------|
|   | 6            | 5      | 4 | 3      | 2                    | 1          | 0  | Reset       |
|   | -            |        |   | PWM Pa | ir 2 Duty F<br>[5:0] | ligh 6 bit |    | 00H         |

# 13.19 PWM Pair 3 Duty( DUTY3L, DUTY3H )

| Mnemo | Mnemonic: DUTY3L Address: |   |    |              |   |   |   |       |  |  |
|-------|---------------------------|---|----|--------------|---|---|---|-------|--|--|
| 7     | 6                         | 5 | 4  | 3            | 2 | 1 | 0 | Reset |  |  |
|       | PWM Pair 3 Duty Low 8 bit |   |    |              |   |   |   |       |  |  |
|       |                           |   | [7 | <b>'</b> :0] |   |   |   | 00H   |  |  |

| Mnemo | nic: DUTY | /3H |    |                    |      |       | Addre | ss: C9h |
|-------|-----------|-----|----|--------------------|------|-------|-------|---------|
| 7     | 6         | 5   | 4  | 3                  | 2    | 1     | 0     | Reset   |
|       | -         |     | PW | /M Pair 3 E<br>[5] | _, _ | 6 bit |       | 00H     |



### 14. IIC function

The IIC module uses the SCL (clock) and the SDA (data) line to communicate with external IIC interface. Its speed can be selected to 400Kbps (maximum) by software setting the IICBR [2:0] control bit. The IIC module provided 2 interrupts (RXIF, TXIF). It will generate START, repeated START and STOP signals automatically in master mode and can detects START, repeated START and STOP signals in slave mode. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400pF.

The interrupt vector is 6Bh.

| Mnemonic | Description                    | Dir. | Bit 7 | Bit 6                               | Bit 5 | Bit 4     | Bit 3 | Bit 2 | Bit 1 | Bit 0                | RST |
|----------|--------------------------------|------|-------|-------------------------------------|-------|-----------|-------|-------|-------|----------------------|-----|
|          |                                |      | IIC   | function                            |       |           |       |       |       |                      |     |
| AUX      | Auxiliary register             | 91h  | BRGS  | -                                   | P4SPI | P4UR<br>1 | P4IIC | P0KBI | -     | DPS                  | 00H |
| IICCTL   | IIC control register           | F9h  | IICEN | IICEN MSS MAS AB_E BF_EN IICBR[2:0] |       |           |       | ]     | 04H   |                      |     |
| IICS     | IIC status register            | F8h  | -     | MPIF                                | LAIF  | RXIF      | TXIF  | RXAK  | TXAK  | RW or<br>BB          | 00H |
| IICA1    | IIC Address 1 register         | FAh  |       | IICA1[7:1]                          |       |           |       |       |       |                      | АОН |
| IICA2    | IIC Address 2 register         | FBh  |       |                                     |       | IICA2[7:  | 1]    |       |       | MATC<br>H2 or<br>RW2 | 60H |
| IICRWD   | IIC Read/Write register        | FCh  |       | IICRWD[7:0]                         |       |           |       |       |       |                      | 00H |
| IICEBT   | IIC Enaable Bus<br>Transaction | FDh  | FU_   | _EN                                 | -     | -         | -     | -     | -     | -                    | 00H |

| Mnemo | Mnemonic: AUX |       |       |       |       |   |     |       |  |  |
|-------|---------------|-------|-------|-------|-------|---|-----|-------|--|--|
| 7     | 6             | 5     | 4     | 3     | 2     | 1 | 0   | Reset |  |  |
| BRGS  | -             | P4SPI | P4UR1 | P4IIC | P0KBI | - | DPS | 00H   |  |  |

P4IIC: P4IIC = 0 - IIC function on P1. P4IIC = 1 - IIC function on P4.

#### 14.1 IIC Control Register (IICCTL)

| Mnemor | Addre | ess: F9h |       |       |            |   |   |       |
|--------|-------|----------|-------|-------|------------|---|---|-------|
| 7      | 6     | 5        | 4     | 3     | 2          | 1 | 0 | Reset |
| IICEN  | MSS   | MAS      | AB_EN | BF_EN | IICBR[2:0] |   |   | 04h   |

IICEN: Enable IIC module

IICEN = 1 is Enable

IICEN = 0 is Disable.

MSS: Master or slave mode select.

MSS = 1 is master mode.

MSS = 0 is slave mode.

\*The software must set this bit before setting others register.

MAS: Master address select (master mode only)

MAS = 0 is to use IICA1.

MAS = 1 is to use IICA2.

AB\_EN: Arbitration lost enable bit. (Master mode only)

If set AB\_EN bit, the hardware will check arbitration lost. Once arbitration lost occurred, hardware will return to IDLE state. If this bit is cleared, hardware will not care arbitration lost condition. Set this bit when multi-master and slave connection. Clear this bit when single master to single slave.

BF\_EN: Bus busy enable bit. (Master mode only)

If set BF\_EN bit, hardware will not generate a start condition to bus until BF=0. Clear this bit will always generate a start condition to bus when MStart is set. Set this bit when multi-master and slave connection. Clear this bit when single master to single slave.

IICBR[2:0]: Baud rate selection (master mode only), where Fosc is the external crystal or oscillator frequency. The default is Fosc/512 for users' convenience.

| IICBR[2:0] | Baud rate |
|------------|-----------|
| 000        | Fosc/32   |
| 001        | Fosc/64   |
| 010        | Fosc/128  |
| 011        | Fosc/256  |
| 100        | Fosc/512  |
| 101        | Fosc/1024 |
| 110        | Fosc/2048 |
| 111        | Fosc/4096 |

### 14.2 IIC Status Register (IICS)

 Mnemonic: IICS
 Address: F8H

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 MPIF
 LAIF
 RXIF
 TXIF
 RXAK
 TxAK
 RW or BB
 00H

MPIF: The Stop condition Interrupt Flag

The stop condition occurred and this bit will be set. Software need to clear this bit

LAIF: Arbitration lost bit. (Master mode only)

The Arbitration Interrupt Flag, the bus arbitration lost occurred and this bit will be set. Software need to clear this bit

RxIF: The data Receive Interrupt Flag (RXIF) is set after the IICRWD (IIC Read Write Data Buffer) is loaded with a newly receive data.

TxIF: The data Transmit Interrupt Flag (TXIF) is set when the data of the IICRWD (IIC Read Write Data Buffer) is downloaded to the shift register.

RxAK: The Acknowledge Status indicate bit. When clear, it means an acknowledge signal has been received after the complete 8 bits data transmit on the bus.

TxAK: The Acknowledge status transmit bit. When received complete 8 bits data, this bit will

set (NoAck) or clear (Ack) and transmit to master to indicate the receive status.

#### RW or BB: Master Mode:

BB: Bus busy bit

If detect scl=0 or sda=0 or bus start, this bit will be set. If detect stop, this bit will be cleared. This bit can be cleared by software to return ready state.

#### Slave Mode:

RW:The slave mode read (received) or wrote (transmit) on the IIC bus. When this bit is clear, the slave module received data on the IIC bus (SDA).(Slave mode only). As shown in Fig. 14-1



Fig. 14-1: Acknowledgement bit in the 9th bit of a byte transmission

#### 14.3 IIC Address1 Register(IICA1)

|   | Mnemo | nic: IICA | \1 |           |   |   |   | Addres        | s: FA |
|---|-------|-----------|----|-----------|---|---|---|---------------|-------|
|   | 7     | 6         | 5  | 4         | 3 | 2 | 1 | 0             | Reset |
| Ī |       |           |    | IICA1[7:1 | ] |   |   | Match1 or RW1 | A0H   |
|   | R/W   |           |    |           |   |   |   | R or R/W      |       |

#### Slave mode:

IICA1[7:1]: IIC Address registers

This is the first 7-bit address for this slave module. It will be checked when an address (from master) is received

Match1: When IICA1 matches with the received address from the master side, this bit will set to 1 by hardware. When IIC bus gets first data, this bit will clear.

#### Master mode:

IICA1[7:1]: IIC Address registers

This 7-bit address indicates the slave with which it wants to communicate.

RW1: This bit will be sent out as RW of the slave side if the module has set the MStart or RStart bit. It appears at the 8th bit after the IIC address as below figure. It is used to tell the salve the direction of the following communication. If it is 1, the module is in master receive mode. If 0, the module is in master transmit mode. As shown in Fig. 14-2

RW1=1, master receive mode

RW1=0, master transmit mode



Fig. 14-2: RW bit in the 8th bit after IIC address



# 14.4 IIC Address2 Register( IICA2 )

| Mnem | onic: IICA | 2  |           |    |   |   | Address       | s: FB |
|------|------------|----|-----------|----|---|---|---------------|-------|
| 7    | 6          | 5  | 4         | 3  | 2 | 1 | 0             | Reset |
|      |            |    | IICA2[7:1 | l] |   |   | Match2 or RW2 | 60H   |
|      |            | R/ | W         |    |   |   | R or R/W      |       |

#### Slave mode:

IICA2[7:1]: IIC Address registers

This is the second 7-bit address for this slave module.

It will be checked when an address (from master) is received

Match2: When IICA2 matches with the received address from the master side, this bit will set to 1 by hardware. When IIC bus gets first data, this bit will clear.

#### Master mode:

IICA2[7:1]: IIC Address registers

This 7-bit address indicates the slave with which it wants to communicate.

RW2: This bit will be sent out as RW of the slave side if the module has set the MStart or RStart bit. It is used to tell the salve the direction of the following communication. If it is 1, the module is in master receive mode. If 0, the module is in master transmit mode.

RW2=1, master receive mode

RW2=0, master transmit mode

### 14.5 IIC Read Write Register( IICRWD )

| Mnemo | nic: IICR\ | WD |       |         |   |   | Addr | ess: FCh |
|-------|------------|----|-------|---------|---|---|------|----------|
| 7     | 6          | 5  | 4     | 3       | 2 | 1 | 0    | Reset    |
|       |            |    | IICRW | /D[7:0] |   |   |      | 00h      |

IICRWD[7:0]: IIC read write data buffer.

In receiving (read) mode, the received byte is stored here.

In transmitting mode, the byte to be shifted out through SDA stays here.

# 14.6 IIC Enable Bus Transaction Register( IICEBT )

| Mnemonic: IICEBT Address: FD |    |   |   |   |   |   |   |       |  |  |  |
|------------------------------|----|---|---|---|---|---|---|-------|--|--|--|
| 7                            | 6  | 5 | 4 | 3 | 2 | 1 | 0 | Reset |  |  |  |
| FU_                          | EN | - | - | - | - | - | - | 00H   |  |  |  |

#### Master Mode:

00: reserved

01: IIC bus module will enable read/write data transfer on SDA and SCL.

10: IIC bus module generate a start condition on the SDA/SCL, then send out address which is stored in the IICA1/IICA2(selected by MAS control bit)

11: IIC bus module generates a stop condition on the SDA/SCL.
FU\_EN[7:6] will be auto-clear by hardware, so setting FU\_EN[7:6] repeatedly

is necessary.

Slave mode:



01: FU\_EN[7:6] should be set as 01 only. The other value is inhibited.

### Notice:

FU\_EN[7:6] should be set as 01 before read/write data transfer for bus release; otherwise, SCL will be locked(pull low).

FU\_EN[7:6] should be set as 01 after read/write data transfer for receiving a stop condition from bus master.

In transmit data mode(slave mode), the output data should be filled into IICRWD before setting FU\_EN[7:6] as 01.

FU\_EN[7:6] will be auto-clear by hardware, so setting FU\_EN[7:6] repeatedly is necessary.



## 15. SPI Function - Serial Peripheral Interface

Serial Peripheral Interface (SPI) is a synchronous protocol that allows a master device to initiate communication with slave devices.

The interrupt vector is 4Bh.

There are 4 signals used in SPI, they are

SPI\_MOSI: data output in the master mode, data input in the slave mode,

SPI\_MISO: data input in the master mode, data output in the master mode,

SPI SCK: clock output from the master, the above data are synchronous to this signal

SPI\_SS: input in the slave mode.

This slave device detects this signal to judge if it is selected by the master. As shown in Fig. 15-1

In the master mode, it can select the desired slave device by any IO with value = 0. As below figure is an example showing the relation of the 4 signals between master and slaves.



Fig. 15-1: SPI signals between master and slave devices

There is only one channel SPI interface. The SPI SFRs are shown as below:

| Mnemonic | Description              | Dir. | Bit 7  | Bit 6                                     | Bit 5        | Bit 4       | Bit 3      | Bit 2       | Bit 1      | Bit 0 | RST |
|----------|--------------------------|------|--------|-------------------------------------------|--------------|-------------|------------|-------------|------------|-------|-----|
|          |                          |      | The re | levant regi                               | sters of the | SPI func    | tion       |             |            |       |     |
| AUX      | Auxiliary register       | 91h  | BRGS   | -                                         | P4SPI        | P4UR<br>1   | P4IIC      | P0KBI       | -          | DPS   | 00H |
|          |                          |      |        | SF                                        | I function   |             |            |             |            |       |     |
| SPIC1    | SPI control register 1   | F1h  | SPIEN  | SPIEN SPIMS SPISSP SPICK SPICK SPIBR[2:0] |              |             |            |             |            | 08H   |     |
| SPIC2    | SPI control register 2   | F2h  | SPIFD  |                                           | TBC[2:0]     |             | SPIRS<br>T |             |            | 00H   |     |
| SPIS     | SPI status register      | F5h  | SPIRF  | SPIML<br>S                                | SPIOV        | SPITX<br>IF | SPITD<br>R | SPIRX<br>IF | SPIRD<br>R | SPIRS | 40H |
| SPITXD   | SPI transmit data buffer | F3h  |        | SPITXD[7:0]                               |              |             |            |             |            |       | 00H |
| SPIRXD   | SPI receive data buffer  | F4h  |        |                                           |              | SPIRXE      | D[7:0]     |             |            |       | 00H |



| Mnemonic: AUX Address: 9 |   |       |       |       |       |   |     |     |  |  |  |
|--------------------------|---|-------|-------|-------|-------|---|-----|-----|--|--|--|
| 7 6 5 4 3 2 1 0 Rese     |   |       |       |       |       |   |     |     |  |  |  |
| BRGS                     | - | P4SPI | P4UR1 | P4IIC | P0KBI | - | DPS | 00H |  |  |  |

P4SPI: P4SPI = 0 - SPI function on P1.

P4SPI = 1 - SPI function on P4.

# 15.1 SPI Control Register 1(SPIC1)

| Mnemoi | nic:SPIC1 |        |        |        |   |            | Addı | ress:F1H |
|--------|-----------|--------|--------|--------|---|------------|------|----------|
| 7      | 6         | 5      | 4      | 3      | 2 | 1          | 0    | Reset    |
| SPIEN  | SPIMSS    | SPISSP | SPICKP | SPICKE |   | SPIBR[2:0] |      | H80      |

SPIEN: Enable SPI module.

SPIEN = 1 - is Enable.

SPIEN = 0 - is Disable.

SPIMSS: Master or Slave mode Select

SPIMSS = 1 - is Master mode.

SPIMSS = 0 - is Slave mode.

SPISSP: SS or CS active polarity.(Slave mode used only)

SPISSP = 1 - high active.

SPISSP = 0 - low active.

SPICKP: Clock idle polarity select. (Master mode used only)

SPICKP = 1 - SCK will idle high. Ex:



SPICKE: Clock sample edge select.

SPICKE = 1 - rising edge latch data.

SPICKE = 0 - falling edge latch data.

\* To ensure the data latch stability, SM59A16U1 generate the output data As shown in the following example, the other side can latch the stable data no matter in rising or falling edge.



SPIBR[2:0]: SPI baud rate select. (Master mode used only)

| SPIBR[2:0] | Baud rate |
|------------|-----------|
| 0:0:0      | Fosc/4    |
| 0:0:1      | Fosc /8   |
| 0:1:0      | Fosc /16  |
| 0:1:1      | Fosc /32  |
| 1:0:0      | Fosc /64  |
| 1:0:1      | Fosc /128 |
| 1:1:0      | Fosc /256 |
| 1:1:1      | Fosc /512 |

## 15.2 SPI Control Register 2(SPIC2)

| Mnemor | nic: SPIC | 2        |   |        |   |          | Addr | ess: F2H |   |
|--------|-----------|----------|---|--------|---|----------|------|----------|---|
| 7      | 6         | 5        | 4 | 3      | 2 | 1        | 0    | Reset    |   |
| SPIFD  |           | TBC[2:0] |   | SPIRST |   | RBC[2:0] |      | 00H      | ı |

SPIFD: Full-duplex mode enable.

SPIFD = 1 is enable full-duplex mode.

SPIFD = 0 is disable full-duplex mode.

When it is set, the TBC[2:0] and RBC[2:0] will be reset and keep to zero. When the Master device transmits data to the Slave device via the MOSI line, the Slave device responds by sending data to the Master device via the MISO line. This implies full-duplex transmission with both data out and data in synchronized with the same clock. As shown in Fig. 15-2



Fig. 15-2: SPI Mater and slave transfer method



SPIRST: SPI Re-start (Slave mode used only)

SPIRST = 0 - Re-start function disable.SPI transmit/receive data when SS active.

In SPITXD/SPIRXD buffer, data got from previous SS active period will not be removed (i.e. it's valid).

SPIRST = 1 - Re-start function enable.SPI transmit/receive new data when SS re-active;

In SPITXD/SPIRXD buffer, data got from previous SS active period will be removed (i.e. It's invalid).

\TBC[2:0]: SPI transmitter bit counter.

| TBC[2:0] | Bit counter   |
|----------|---------------|
| 0:0:0    | 8 bits output |
| 0:0:1    | 1 bit output  |
| 0:1:0    | 2 bits output |
| 0:1:1    | 3 bits output |
| 1:0:0    | 4 bits output |
| 1:0:1    | 5 bits output |
| 1:1:0    | 6 bits output |
| 1:1:1    | 7 bits output |

RBC[2:0]: SPI receiver bit counter.

| RBC[2:0] | Bit counter  |
|----------|--------------|
| 0:0:0    | 8 bits input |
| 0:0:1    | 1 bit input  |
| 0:1:0    | 2 bits input |
| 0:1:1    | 3 bits input |
| 1:0:0    | 4 bits input |
| 1:0:1    | 5 bits input |
| 1:1:0    | 6 bits input |
| 1:1:1    | 7 bits input |

### 15.3 SPI Status Register (SPIS)

| Mnemonic | Addres | s:F5H |         |        |         |        |       |       |
|----------|--------|-------|---------|--------|---------|--------|-------|-------|
| 7        | 6      | 5     | 4       | 3      | 2       | 1      | 0     | Reset |
| SPIRF    | SPIMLS | SPIOV | SPITXIF | SPITDR | SPIRXIF | SPIRDR | SPIRS | 40H   |

SPIRF: SPI SS pin Release Flag.

This bit is set when SS pin release & SPIRST as '1'.

SPIMLS: MSB or LSB first output /input Select.

SPIMLS = 1 is MSB first output/input. SPIMLS = 0 is LSB first output/input.

SPIOV: Overflow flag.

When SPIRDR is set and next data already into shift register, this flag will be set.

It is clear by hardware, when SPIRDR is cleared.

SPITXIF: Transmit Interrupt Flag.

This bit is set when the data of the SPITXD register is downloaded to the shift register.

SPITDR: Transmit Data Ready.

When MCU finish writing data to SPITXD register, the MCU needs to set this bit to '1' to inform the SPI module to send the data. After SPI module finishes sending the data



from SPITXD, this bit will be cleared automatically.

SPIRXIF: Receive Interrupt Flag.

This bit is set after the SPIRXD is loaded with a newly receive data.

SPIRDR: Receive Data Ready.

The MCU must clear this bit after it gets the data from SPIRXD register. The SPI module is able to write new data into SPIRXD only when this bit is cleared.

SPIRS: Receive Start.

This bit set to "1" to inform the SPI module to receive the data into SPIRXD register.

### 15.4 SPI Transmit Data Buffer (SPITXD)

| Mnemoi | nic: SPIT) | (D |      |         |   |   | Add | ress: F3H |
|--------|------------|----|------|---------|---|---|-----|-----------|
| 7      | 6          | 5  | 4    | 3       | 2 | 1 | 0   | Reset     |
|        |            |    | SPIT | (D[7:0] |   |   |     | 00H       |

SPITXD[7:0]: SPI Receive Data Buffer

#### 15.5 SPI Receive Data Buffer (SPIRXD)

| Mnemor | nic: SPIR) | ΚD |      |         |   |   | Addı | ress: F4H |
|--------|------------|----|------|---------|---|---|------|-----------|
| 7      | 6          | 5  | 4    | 3       | 2 | 1 | 0    | Reset     |
|        |            |    | SPIR | XD[7:0] |   |   |      | 00H       |

SPIRXD[7:0]: Receive data buffer.

P.S. MISO pin must be float when SS or CS no-active in slave mode.



# 16. KBI - Keyboard Interface

Keyboard interface (KBI) can be connected to an  $8 \times n$  matrix keyboard or any similar devices. It has 8 inputs with programmable interrupt capability on either high or low level. These 8 inputs are through P2 or P0 and can be the external interrupts to leave from the idle and stop modes. As shown in Fig. 16-1 and Fig. 16-2, The 8 inputs are independent from each other but share the same interrupt vector 5Bh.



Fig. 16-1: keyboard interface block diagram



Fig. 16-2: keyboard input circuitry

| KBI  | Description                                | Dir. | Bit 7     | Bit 6 | Bit 5 | Bit 4     | Bit 3 | Bit 2 | Bit 1 | Bit 0 | RST |
|------|--------------------------------------------|------|-----------|-------|-------|-----------|-------|-------|-------|-------|-----|
|      | The relevant registers of the KBI function |      |           |       |       |           |       |       |       |       |     |
| AUX  | Auxiliary register                         | 91h  | BRGS      | -     | P4SPI | P4UR<br>1 | P4IIC | P0KBI | -     | DPS   | 00H |
|      | KBI function                               |      |           |       |       |           |       |       |       |       |     |
| KBLS | KBI level selection                        | 93h  | KBLS7     | KBLS6 | KBLS5 | KBLS4     | KBLS3 | KBLS2 | KBLS1 | KBLS0 | 00H |
| KBE  | KBI input enable                           | 94h  | KBE7      | KBE6  | KBE5  | KBE4      | KBE3  | KBE2  | KBE1  | KBE0  | 00H |
| KBF  | KBI flag                                   | 95h  | KBF7      | KBF6  | KBF5  | KBF4      | KBF3  | KBF2  | KBF1  | KBF0  | 00H |
| KBD  | KBI De-bounce control register             | 96h  | KBDE<br>N |       |       | -         |       |       | KBD1  | KBD0  | 00H |

Mnemonic: AUX Address: 91h



| 7    | 6 | 5     | 4     | 3     | 2     | 1 | 0   | Reset |
|------|---|-------|-------|-------|-------|---|-----|-------|
| BRGS | - | P4SPI | P4UR1 | P4IIC | P0KBI | - | DPS | 00H   |

P0KBI: P0KBI = 0 - KBI function on P2.

P0KBI = 1 - KBI function on P0.

### 16.1 Keyboard Level Selector Register( KBLS )

| Mnemoni | c: KBLS |        |        |        |        |        | Addre  | ss: 93h |
|---------|---------|--------|--------|--------|--------|--------|--------|---------|
| 7       | 6       | 5      | 4      | 3      | 2      | 1      | 0      | Reset   |
| KBLS.7  | KBLS.6  | KBLS.5 | KBLS.4 | KBLS.3 | KBLS.2 | KBLS.1 | KBLS.0 | 00h     |

KBLS.7: Keyboard Line 7 level selection bit

0 : enable a low level detection on KBI7.

1 : enable a high level detection on KBI7.

KBLS.6: Keyboard Line 6 level selection bit

0 : enable a low level detection on KBI6.

1 : enable a high level detection on KBI6.

KBLS.5: Keyboard Line 5 level selection bit

0 : enable a low level detection on KBI5.

1 : enable a high level detection on KBI5.

KBLS.4: Keyboard Line 4 level selection bit

0 : enable a low level detection on KBI4.

1 : enable a high level detection on KBI4.

KBLS.3: Keyboard Line 3 level selection bit

0 : enable a low level detection on KBI3.

1 : enable a high level detection on KBI3.

KBLS.2: Keyboard Line 2 level selection bit

0 : enable a low level detection on KBI2.

1 : enable a high level detection on KBI2.

KBLS.1: Keyboard Line 1 level selection bit

0 : enable a low level detection on KBI1.

1 : enable a high level detection on KBI1.

KBLS.0: Keyboard Line 0 level selection bit

0: enable a low level detection on KBI0.

1 : enable a high level detection on KBI0.



### 16.2 Keyboard Interrupt Enable Register( KBE )

| Mnemoni | c: KBE |       |       |       |       |       | Addres | ss: 94h |
|---------|--------|-------|-------|-------|-------|-------|--------|---------|
| 7       | 6      | 5     | 4     | 3     | 2     | 1     | 0      | Reset   |
| KBE.7   | KBE.6  | KBE.5 | KBE.4 | KBE.3 | KBE.2 | KBE.1 | KBE.0  | 00h     |

KBE.7: Keyboard Line 7 enable bit

0 : enable standard I/O pin.

1 : enable KBF.7 bit in KBF register to generate an interrupt request.

KBE.6: Keyboard Line 6 enable bit

0 : enable standard I/O pin.

1 : enable KBF.6 bit in KBF register to generate an interrupt request.

KBE.5: Keyboard Line 5 enable bit

0 : enable standard I/O pin.

1 : enable KBF.5 bit in KBF register to generate an interrupt request.

KBE.4: Keyboard Line 4 enable bit

0 : enable standard I/O pin.

1 : enable KBF.4 bit in KBF register to generate an interrupt request.

KBE.3: Keyboard Line 3 enable bit

0 : enable standard I/O pin.

1 : enable KBF.3 bit in KBF register to generate an interrupt request.

KBE.2: Keyboard Line 2 enable bit

0 : enable standard I/O pin.

1 : enable KBF.2 bit in KBF register to generate an interrupt request.

KBE.1: Keyboard Line 1 enable bit

0 : enable standard I/O pin.

1 : enable KBF.1 bit in KBF register to generate an interrupt request.

KBE.0: Keyboard Line 0 enable bit

0 : enable standard I/O pin.

1 : enable KBF.0 bit in KBF register to generate an interrupt request.

### 16.3 Keyboard Interrupt Flag Register( KBF )

| Mnemonic | Addre | ss: 95h |       |       |       |       |       |       |
|----------|-------|---------|-------|-------|-------|-------|-------|-------|
| 7        | 6     | 5       | 4     | 3     | 2     | 1     | 0     | Reset |
| KBF.7    | KBF.6 | KBF.5   | KBF.4 | KBF.3 | KBF.2 | KBF.1 | KBF.0 | 00h   |

#### KBF.7: Keyboard Line 7 flag

This is set by hardware when KBI7 detects a programmed level.

It generates a Keyboard interrupt request if KBE.7 is also set. It must be cleared by software.

KBF.6: Keyboard Line 6 flag



This is set by hardware when KBI6 detects a programmed level.

It generates a Keyboard interrupt request if KBE.6 is also set. It must be cleared by software.

### KBF.5: Keyboard Line 5 flag

This is set by hardware when KBI5 detects a programmed level.

It generates a Keyboard interrupt request if KBE.5 is also set. It must be cleared by software.

#### KBF.4: Keyboard Line 4 flag

This is set by hardware when KBI4 detects a programmed level.

It generates a Keyboard interrupt request if KBE.4 is also set. It must be cleared by software.

#### KBF.3: Keyboard Line 3 flag

This is set by hardware when KBI3 detects a programmed level.

It generates a Keyboard interrupt request if KBE.3 is also set. It must be cleared by software.

#### KBF.2: Keyboard Line 2 flag

This is set by hardware when KBI2 detects a programmed level.

It generates a Keyboard interrupt request if KBE.2 is also set. It must be cleared by software.

#### KBF.1: Keyboard Line 1 flag

This is set by hardware when KBI1 detects a programmed level.

It generates a Keyboard interrupt request if KBE.1 is also set. It must be cleared by software.

#### KBF.0: Keyboard Line 0 flag

This is set by hardware when KBI0 detects a programmed level.

It generates a Keyboard interrupt request if KBE.0 is also set. It must be cleared by software.



### 16.4 Keyboard De-bounce Control Register( KBD )

| Mnemon | Addre | ss: 96H |   |   |   |       |       |       |
|--------|-------|---------|---|---|---|-------|-------|-------|
| 7      | 6     | 5       | 4 | 3 | 2 | 1     | 0     | Reset |
| KBDEN  | -     | -       | - | - | - | KBD.1 | KBD.0 | 00H   |

KBDEN: Enable KBI de-bounce function. The default KBI function is enabled.

KBDEN = 0, enable KBI de-bounce function. The de-bounce time is selected by KBD [1:0].

KBDEN = 1, disable KBI de-bounce function. The KBI input pin without de-bounce mechanism.

KBD[1:0]: Select KBI de-bounce time. If KBDEN = "0", the default de-bounce time is 320 ms.

KBD[1:0] = 00, the de-bounce time is 320 ms.

KBD[1:0] = 01, the de-bounce time is 160 ms.

KBD[1:0] = 10, the de-bounce time is 80 ms.

KBD[1:0] = 11, the de-bounce time is 40 ms.



### 17. LVI & LVR - Low Voltage Interrupt and Low Voltage Reset

The interrupt vector 63h

| Mnemonic       | Description                  | Dir. | Bit 7      | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0     | RST |  |
|----------------|------------------------------|------|------------|--------|-------|-------|-------|-------|-------|-----------|-----|--|
| Watchdog Timer |                              |      |            |        |       |       |       |       |       |           |     |  |
| LVC            | Low voltage control register | E6h  | LVI_E<br>N | LVRLPE | LVRE  | LVSIF | -     | -     | LVIS  | LVIS[1:0] |     |  |

### 17.1 Low Voltage Control Register( LVC )

| Mnemoni | ic: LVC | Address: E6h |           |   |   |           |   |       |
|---------|---------|--------------|-----------|---|---|-----------|---|-------|
| 7       | 6       | 5            | 4         | 3 | 2 | 1         | 0 | Reset |
| LVI_EN  | LVRLPE  | LVRE         | LVSI<br>F | - |   | LVIS[1:0] |   | 20H   |

LVI\_EN: Low voltage interrupt function enable bit.

 $LVI\_EN = 0$ : disable low voltage detect function.

LVI\_EN = 1 : enable low voltage detect function.

LVRLPE: Internal low voltage reset low power function enable bit. (Refer MCU core voltage)

Suggest using this function when MCU is on power down mode.

LVRLPE = 0 - disable Internal low voltage reset function.

LVRLPE = 1 - enable Internal low voltage reset function.

(When the internal voltage is below 1 V, it will generate reset.

LVRE: External low voltage reset function enable bit. (Refer MCU's VDD voltage).

LVRE = 0 - disable external low voltage reset function.

LVRE = 1 - enable external low voltage reset function.

(When the external voltage is below 1.6V, it will generate reset.)

LVSIF: Low Voltage Status Flag.

LVIS[1:0]: Low Voltage Interrupt Select:

00: 1.75V

01: 2.75V

10: 3.35V

11: 4.20V



## 18. 10-bit Analog-to-Digital Converter ( ADC )

#### ADC module features:

- The SM59A16U1 provides 8+1 channels 10-bit ADC.
- The Digital output DATA [9:0] were put into ADCD [9:0].
- The ADC channel 8 is only for OP0 convert to ADC function.
- The ADC interrupt vector is 53H.

| Mnemoni<br>c | Description            | Dir. | Bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Bit 6      | Bit 5                | Bit 4                | Bit 3       | Bit 2      | Bit 1      | Bit 0      | RST |
|--------------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|----------------------|-------------|------------|------------|------------|-----|
|              |                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            | ADC                  |                      |             |            |            |            |     |
| ADCC1        | ADC Control register 1 | ABh  | ADC7<br>EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC6<br>EN | ADC5<br>EN           | ADC4<br>EN           | ADC3<br>EN  | ADC2<br>EN | ADC1<br>EN | ADC0<br>EN | 00H |
| ADCC2        | ADC Control register 2 | ACh  | Start                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ADJU<br>ST | PWM<br>Trigge<br>rEN | EXT<br>Trigge<br>rEN | ADC<br>MODE | А          | ADCCH[2:0] |            |     |
| ADCDH        | ADC data high byte     | ADh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                      | ADCD                 | H [7:0]     |            |            |            | 00H |
| ADCDL        | ADC data low byte      | AEh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                      | ADCD                 | L [7:0]     |            |            |            | 00H |
| ADCCS        | ADC clock select       | AFh  | OP0         ADCE           ToAD         -         N         ADCCS[4:0]           C         ToP34         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         - |            |                      |                      |             |            | 00H        |            |     |

### 18.1 ADC Control Register 1( ADCC1 )

 Mnemonic: ADCC1
 Address: ABh

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 ADC7EN | ADC6EN | ADC5EN | ADC4EN | ADC3EN | ADC2EN | ADC1EN | ADC0EN | 00H

ADC7EN: ADC Channels 7 Enable.

1 = Enable ADC channel 7

0 = Disable ADC channel 7

ADC6EN: ADC Channels 6 Enable.

1 = Enable ADC channel 6

0 = Disable ADC channel 6

ADC5EN: ADC Channels 5 Enable.

1 = Enable ADC channel 5

0 = Disable ADC channel 5

ADC4EN: ADC Channels 4 Enable.

1 = Enable ADC channel 4

0 = Disable ADC channel 4

ADC3EN: ADC Channels 3 Enable.

1 = Enable ADC channel 3

0 = Disable ADC channel 3



ADC2EN: ADC Channels 2 Enable.

1 = Enable ADC channel 2

0 = Disable ADC channel 2

ADC1EN: ADC Channels 1 Enable.

1 = Enable ADC channel 1

0 = Disable ADC channel 1

ADC0EN: ADC Channels 0 Enable.

1 = Enable ADC channel 0

0 = Disable ADC channel 0

#### 18.2 ADC Control Register 2( ADCC2 )

**Mnemonic: ADCC2** Address: ACh

| 7     | 6      | 5                    | 4                    | 3           | 2 | 1          | 0 | Reset |  |
|-------|--------|----------------------|----------------------|-------------|---|------------|---|-------|--|
| Start | Adjust | PWM<br>Trigger<br>EN | EXT<br>Trigger<br>EN | ADC<br>MODE |   | ADCCH[2:0] |   | 00H   |  |

Start: ADC conversion by SW trigger.

0 = ADC conversion stop.

1 = ADC conversion start.

ADJUST: Adjust the format of ADC conversion DATA.

0 = ADC data format 1. (Default)

ADC data high byte ADCD [9:2] = ADCDH [7:0]. ADC data low byte ADCD [1:0] = ADCDL [1:0].

1 = ADC data format 2.

ADC data high byte ADCD [9:8] = ADCDH [1:0].

ADC data low byte ADCD [7:0] = ADCDL [7:0].

PWMTriggerEN: PWM trigger ADC conversion. (HW internal trigger by PWM0 ~ PMW7)

0 = Disable1 = Enable

EXTTriggerEN: External Pin triggers ADC conversion. (HW external trigger by TRIGADC Pin)

0 = Disable

1 = Enable

ADCMODE: 0 = Continuous mode.

1 = Single-shot mode. (For barcode solution: PWM trigger ADC)

ADCCH[2:0]: ADC channel select.

| ADCCH [2:0] | Channel |
|-------------|---------|
| 000         | 0       |
| 001         | 1       |
| 010         | 2       |
| 011         | 3       |
| 100         | 4       |
| 101         | 5       |
| 110         | 6       |
| 111         | 7       |

#### 18.3 ADC Data( ADCDH, ADCDL )



When ADJUST = 0, the ADC data format 1 as below:



When ADJUST = 1, the ADC data format 2 as below:

 Mnemonic: ADCDL
 Address: AEh

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 ADCD[7]
 ADCD[6]
 ADCD[5]
 ADCD[4]
 ADCD[3]
 ADCD[2]
 ADCD[1]
 ADCD[0]
 00H

### 18.4 ADC Clock Select( ADCCS )

 
 Mnemonic: ADCCS
 Address: AFh

 7
 6
 5
 4
 3
 2
 1
 0
 Reset

 OP0 ToADC
 ADCEN ToP34
 ADCCS[4:0]
 00H

OP0ToADC: Select ADC channel 8 as input source

0 = Set ADC input source as decided by ADCC2.

1 = Set ADC input source as Op0 output.

ADCENToP34: ADC internal signal test and monitor.

0 = Disable ADC internal signal output to P3.4

1 = Enable ADC internal signal output to P3.4

ADCCS[4:0]: ADC clock select.

$$ADC\_Clock = \frac{Fosc}{2 \times (ADCCS + 1)}$$

$$ADC\_Conversion\_Rate = \frac{ADC\_Clock}{13}$$



#### 19. USB function

USB peripheral module supports USB Control In/Out, Interrupt In/Out and Bulk In/Out transfers. I.e., the implementation supports 5 endpoint numbers (0, 1, 2, 3, 4) for a total of 5 endpoints. The Serial Interface Engine (SIE) handles all the USB 2.0 protocol and provides a simple Read/Write protocol for the MCU.

The MCU is a USB function device, and as a result is always a slave to the USB host. The USB host initiates all USB data transfers to and from the MCU USB port. There are 5 USB endpoints associated with MCU:

Endpoint 0: This control endpoint is used to initialize the device, and provides access to USB configuration, control and status registers. This endpoint is an 8 bytes bi-direction FIFO.

Endpoint 1: This endpoint supports interrupt transfers from the MCU transmit mailboxes to the USB host.

Endpoint 1 is 8 bytes interrupt endpoint.

Endpoint 2: This endpoint supports interrupt transfers from the USB host to the MCU device.

Endpoint 2 is 8 bytes interrupt endpoint.

Endpoint 3: This endpoint supports bulk data transfers from the MCU transmit FIFO to the USB host.

Endpoint 3 is 64 bytes transmitted FIFO.

Endpoint 4: This endpoint supports bulk data transfers from the USB host to the MCU receive FIFO.

Endpoint 4 is 64 bytes received FIFO.

### 19.1 USB Device Enumeration Transfer

The endpoint 0 is playing an important role in enumeration step. The Serial Interface Engine is designed for handling the entire most USB standard commands exclude Class/Vendor, GetDescriptor, SetDescriptor, and SynchFrame command. If MCU is received these 4 types command, the SIE will pass the command to endpoint 0, the USB interrupt flag register 1 (UIFR1) bit 0 will be set to notify MCU to read endpoint zero command. MCU program should have the ability to decode these commands and respond with relationship descriptors (MCU write device descriptor to endpoint 0). After completed these steps, MCU should be set Endpoint Data Ready Control Register (EPDRDY) bit 1. The SIE will fetch these descriptors data and transfer to host by USB cable. Two index pointers are used to access the endpoint 0. It must be initialized by the MCU, and is automatically incremented after the MCU (or host) reads (read pointer) or writes (write pointer) the endpoint 0 data register.

#### 19.2 USB Interrupt In Transfer

Endpoint 1 is used for interrupt transfers to the USB host from a set of 8 bytes FIFO registers that are written by the MCU. To transfer a 8 bytes packet, the MCU writes data into the 8 bytes registers and set the transmit flag bit (EPDRDY bit 2, endpoint 1 transmitted data ready). The SIE will fetch endpoint 1 data and transfer data to host. If the USB host tries to read endpoint 1 when the endpoint 1 transmitted data ready bit is not set, a NAK acknowledge is returned. After the USB interrupt transfer completed, the UIFR1 bit 1 will be set to notify MCU that endpoint 1 registers have been read by the USB host. This guarantees that a previous interrupt transfer has completed before the endpoint 1 data are changed.

### 19.3 USB Interrupt Out Transfer

Endpoint 2 is used for interrupt transfers from the USB host to a set of 8 bytes receive registers which are read by the MCU. To transfer a 8bytes packet, the host first performs a USB 8-byte interrupt transfer to the endpoint 2 receive Specifications subject to change without notice contact your sales representatives for the most recent information.

ISSFD-M071

Ver A SM59A16U1 04/12/2013



mailbox registers. UIFR1 bit 2 is then set which can cause a local bus interrupt to signaling MCU check the EPDRDY bit 3 (endpoint 2 received data ready) is set or not. If this bit is set, MCU can read the data from endpoint 2 safely. After MCU completed read stage, it should be cleared the EPDRDY bit 3. Then it can wait until the next packet complete interrupt, and read the entire packet once again. If the USB host tries to write to these registers when the EPDRDY bit 3 is set, a NAK acknowledge will be returned, signaling host that the next data packet could not be accepted.

#### 19.4 USB Bulk Transfer From Host to Device

For host to device transfers, the host first arranges to transfer a block of data from host memory to local shared memory. The USB host performs a bulk-out data transfer over the USB bus to the receive FIFO endpoint 4 in the MCU.

After MCU completed receive data, an interrupt will be generated to signaling MCU check the status register. For example, MCU program should be check EPDRDY bit 5 (endpoint 4 received data ready) is set or not. If this bit is set, MCU can read the data from endpoint 4 safely. After MCU completed read step, it should be cleared EPDRDY bit 5. Then it can wait until the next packet complete interrupt, and read the entire packet once again. If the data ready control bit (EPDRDY bit 5) from the previous packet is not cleared, then the MCU will return a USB NAK acknowledge to the host, signaling that the next data packet could not be accepted.

The MCU can also read handshake status register to detect whether the packet was acknowledged with an ACK, NAK. If these acknowledge bits are set, then a timeout has occurred. For NAK or timeout conditions at the completion of bulk transfers, the USB host will send another OUT token, and MCU should receive the same packet again.

#### 19.5 USB Bulk Transfer From Device to Host

For device to host transfers, the MCU first writes the data block from local memory into the transmit FIFO endpoint 3. While writing data into the endpoint 3, the MCU must keep track of whether there is space available in the FIFO by monitoring the index write pointer. After the block has been loaded into the transmit FIFO, the MCU should be set the transmit flag (EPDRDY bit 4, endpoint 3 transmitted data ready) to notify SIE that FIFO data ready. The USB host sends an IN token to the MCU and starts a USB bulk-in transfer, SIE will fetch endpoint 3 data and transfer data to host.

When the transmit FIFO becomes empty, the SIE will terminate the packet with an End Of Packet, signaling that there is no more data available. Once an end of packet occurs, an interrupt can be generated to the MCU. The MCU can read handshake status register to detect whether the packet was acknowledge with ACK from the host, or whether the MCU respond to the IN token with a NAK.

If these acknowledge bits are set, then a timeout has occurred. For NAK or timeout conditions at the completion of bulk transfers, the USB host will send another IN token, and the MCU should re-transmit the same packet.

### **USB Module Features:**

- Low speed (1.5Mbps) or Full speed (12Mbps).
- Supports control, interrupt and bulk transfer.
- Five endpoints with FIFO:
  - EP0: Control IN/OUT. FIFO: 8 bytes
  - EP1: Interrupt IN. FIFO: 8 bytes.
  - EP2: Interrupt OUT. FIFO: 8 bytes.
  - EP3: Bulk IN. FIFO: 64 bytes.
  - EP4: Bulk OUT. FIFO: 64 bytes.
- The USB interrupt vector is 73h.
- The USBRSM interrupt vector is 7Bh.

Note: Crystal should be 6, 12 or 24MHz to use USB device controller stably.



| Mnemonic | Description                                   | Dir. | Bit 7             | Bit 6          | Bit 5      | Bit 4             | Bit 3                    | Bit 2             | Bit 1               | Bit 0             | RST |
|----------|-----------------------------------------------|------|-------------------|----------------|------------|-------------------|--------------------------|-------------------|---------------------|-------------------|-----|
|          | -                                             |      | The re            | levant re      | gisters of | the USB           |                          |                   |                     |                   |     |
| USBADDR  | USB Address<br>Register                       | A6h  |                   |                |            | USBAD             | DR[7:0]                  |                   |                     |                   | 00h |
| USBDATA  | USB Data<br>Register                          | A7h  |                   | USBDATA[7:0]   |            |                   |                          |                   |                     | 00h               |     |
| USB      |                                               |      |                   |                |            |                   |                          |                   |                     |                   |     |
| UCTRL1   | USB Control 1<br>Register                     | FEh  |                   |                |            | EXT_<br>PHY       | PD_<br>LDO33             | UDC<br>EN         | USB_<br>CTRL_<br>EN | 20H               |     |
| UCTRL2   | USB Control 2<br>Register                     | FFh  | - RWKU<br>P<br>EN |                |            | RWKU<br>P         | PUR2<br>-<br>FW_C<br>TRL | PUR<br>2_<br>SW   | PUR1_<br>SW         | 02H               |     |
| USTAT    | USB Status<br>Register                        | F6h  | SPEE<br>D         | PLL_F          | S[1:0]     | ALT_V<br>AL       | INTF_<br>VAL             | CFG_<br>VAL       | EP0_<br>DTY<br>PE   | SETU<br>P         | 00H |
| DEVADR   | USB Device<br>Address<br>Register             | C4h  | -                 | - DEVADR[6:0]  |            |                   |                          |                   | 00H                 |                   |     |
| FRMNUMH  | USB Frame<br>Number<br>Register, High<br>Byte | C5h  |                   | - FRMNUM[10:8] |            |                   |                          |                   |                     | 00H               |     |
| FRMNUML  | USB Frame<br>Number<br>Register, Low<br>Byte  | C6h  |                   | FRMNUM[7:0]    |            |                   |                          |                   |                     | 00H               |     |
| HSTALL   | USB Host Stall<br>Register                    | C7h  | US                | SB functio     | on         | EP4<br>HSTAL<br>L | EP3<br>HSTAL<br>L        | EP2<br>HSTAL<br>L | EP1<br>HSTA<br>LL   | EP0<br>HSTA<br>LL | 00H |
| DSTALL   | USB Device<br>Stall Register                  | BFh  |                   | -              |            | EP4<br>DSTAL<br>L | EP3<br>DSTAL<br>L        | EP2<br>DSTAL<br>L | EP1<br>DSTA<br>LL   | EP0<br>DSTA<br>LL | 00H |
| HSKSTAT  | USB Handshake<br>Status Register              | B1h  |                   | -              |            | EP4H<br>SK        | EP3H<br>SK               | EP2H<br>SK        | EP1H<br>SK          | EP0H<br>SK        | 00H |
| UIER1    | USB Interrupt<br>Enable<br>Register 1         | B2h  |                   | -              |            | EP4IE             | EP3IE                    | EP2IE             | EP1IE               | EP0IE             | 00H |
| UIER2    | USB Interrupt<br>Enable<br>Register 2         | B3h  | RSUM<br>IE        | USBIE          |            | -                 | CFGIE                    | SOFIE             | SUSI<br>E           | RSTI<br>E         | 00H |
| UIFR1    | USB Interrupt<br>Flag<br>Register 1           | B4h  |                   | -              |            | EP4IF             | EP3IF                    | EP2IF             | EP1IF               | EP0IF             | 00H |
| UIFR2    | USB Interrupt<br>Flag<br>Register 2           | B5h  | RSUM<br>IF        | USBIF          |            | -                 | CFGIF                    | SOFIF             | SUSI<br>F           | RSTI<br>F         | 00H |
| EPDRDY   | USB Endpoint<br>Data<br>Ready Register        | B6h  | RDYS<br>W         | -              |            | EP4R<br>DY        | EP3T<br>DY               | EP2R<br>DY        | EP1T<br>DY          | EP0<br>TRDY       | 2AH |
| EP0CNT   | USB Endpoint 0<br>Data Counter<br>Register    | B7h  |                   | -              |            |                   |                          | EP0CN             | IT[3:0]             |                   | 00H |



|         |                                            | 1   |   |              |             |     |  |  |
|---------|--------------------------------------------|-----|---|--------------|-------------|-----|--|--|
| EP1CNT  | USB Endpoint 1<br>Data Counter<br>Register | A1h |   | -            | EP1CNT[3:0] | 00H |  |  |
| EP2CNT  | USB Endpoint 2<br>Data Counter<br>Register | A2h |   | -            | EP2CNT[3:0] | 00H |  |  |
| EP3CNT  | USB Endpoint 3 Data Counter Register       | A3h | 1 | EP3CNT[6:0]  |             |     |  |  |
| EP4CNT  | USB Endpoint 4 Data Counter Register       | A4h | - | EP4CNT[6:0]  |             |     |  |  |
| EP0DATA | USB Endpoint 0<br>Data Register            | A7h |   | EP0DA        | NTA[7:0]    | 00H |  |  |
| EP1DATA | USB Endpoint 1<br>Data Register            | 9Eh |   | EP1DA        | NTA[7:0]    | 00H |  |  |
| EP2DATA | USB Endpoint 2<br>Data Register            | 9Fh |   | EP2DA        | NTA[7:0]    | 00H |  |  |
| EP3DATA | USB Endpoint 3<br>Data Register            | 93h |   | EP3DATA[7:0] |             |     |  |  |
| EP4DATA | USB Endpoint 4<br>Data Register            | 94h |   | EP4DATA[7:0] |             |     |  |  |

### 19.6 USB Control 1 Register( UCTRL1 )

| Mnemor | nic: UCTF | RL1 |   |             |              |            | Addres          | s: FEh |
|--------|-----------|-----|---|-------------|--------------|------------|-----------------|--------|
| 7      | 6         | 5   | 4 | 3           | 2            | 1          | 0               | Reset  |
|        |           | -   |   | EXT_P<br>HY | PD_<br>LDO33 | UDC_<br>EN | USB_<br>CTRL_EN | 20H    |

EXT\_PHY: External PHY enable.

When this bit is set, internal PHY will be disable and all digital signal switch to external to external to connect external PHY.

PD\_LDO33: 3.3V LDO power down bit.

0 = normal.

1 = power down.

UDC\_EN: UDC Enable.

0 = reset UDC block.

1 = enable.

USB\_CTRL\_EN: USB control block enable.

0 = reset.

1 = enable.



### 19.7 USB Control 2 Register( UCTRL2 )

**Mnemonic: UCTRL2** Address: FFh 5 4 3 0 Reset 6 PUR2 F PUR **RWKU RWKU PUR** 02H PEN Ρ W\_CTRL SW SW

RWKUP EN: Remote wakeup function enabled flag.

This enable function was set by HOST using set feature command and cleared by HOST using clear feature command.

0 = Disable.

1 = Enable.

RWKUP\_EN: Remote wakeup signal.

Write this bit 1 to generate 1 pulse to inform USB\_IF and UDC to do remote wakeup procedure

RUP2 FW CTRL: Pull up resistor 2 firmware control enable bit.

0 = follow hardware pull up circuit.

1 = control by RUP2\_SW (UCTRL2 bit 1).

RUP2\_SW: Pull up resistor 2 switch control bit.

0 = open.

1 = close.

RUP1\_SW: Pull up resistor 1 switch control bit.

0 = open.

1 = close.

### 19.8 USB Status Register( USTAT )

| Mnemo     | Mnemonic: USTAT |        |             |              |             |               |           |       |  |  |
|-----------|-----------------|--------|-------------|--------------|-------------|---------------|-----------|-------|--|--|
| 7         | 6               | 5      | 4           | 3            | 2           | 1             | 0         | Reset |  |  |
| SPEE<br>D | PLL_F           | S[1:0] | ALT_V<br>AL | INTF_<br>VAL | CFG_<br>VAL | EP0_<br>DTYPE | SET<br>UP | 00H   |  |  |

SPEED: USB speed status.

0 = Low speed.

1 = Full speed.

PLL\_FS[1:0]: PLL input reference clock status:

00: 6MHz (external crystal).

01: 12MHz (external crystal).

10: 24MHz (external crystal).

ALT\_VALL: Current alternate value.

INTF\_VAL: Current interface value.

CFG\_VAL: Current configuration value.

EP0\_DTYPE: EP0 data type indicator. This bit is used to indicate EP0 received pkt is IN pkt or OUT pkt.

0 = OUT data.

1 = IN data.

SETUP: SETUP pkt indicator. This bit is used to indicate EP0 received pkt is SETUP command or DATA.

0 = DATA pkt.

1 = SETUP pkt.

### 19.9 USB Device Address Register( DEVADR )

| Mnemonic: DEVADR Address: |   |             |   |   |   |   |   |       |  |
|---------------------------|---|-------------|---|---|---|---|---|-------|--|
| 7                         | 6 | 5           | 4 | 3 | 2 | 1 | 0 | Reset |  |
| -                         |   | DEVADR[6:0] |   |   |   |   |   |       |  |

DEVADR[6:0] Device address set by host.

### 19.10 USB Frame Number Register(FRMNUMH, FRMNUML)

| Mnemo      | nic: FRM  | NUMH        |   |   |    |          | Addre      | ss: C5h          |
|------------|-----------|-------------|---|---|----|----------|------------|------------------|
| 7          | 6         | 5           | 4 | 3 | 2  | 1        | 0          | Reset            |
|            |           | -           |   |   | FR | MNUM[1   | 0:8]       | 00H              |
|            |           |             |   |   |    | A alalma | •          |                  |
| Mnemo      | nic: FRM  | NUIVIL      |   |   |    |          | Addre      | ss: C6h          |
| Mnemo<br>7 | nic: FRMI | NUIVIL<br>5 | 4 | 3 | 2  | 1        | Addre<br>0 | ss: C6h<br>Reset |

### 19.11 USB Host Stall Register( HSTALL )

| Mnemonic: HSTALL Addres |   |   |       |       |       |       |        |       |  |  |
|-------------------------|---|---|-------|-------|-------|-------|--------|-------|--|--|
| 7                       | 6 | 5 | 4     | 3     | 2     | 1     | 0      | Reset |  |  |
|                         |   |   | EP4H  | EP3H  | EP2H  | EP1HS | EP0    | 0011  |  |  |
|                         | - |   | STALL | STALL | STALL | TALL  | HSTALL | 00H   |  |  |

EP4HSTALL: EP4 stall bit set by host using set feature command. EP3HSTALL: EP3 stall bit set by host using set feature command. EP2HSTALL: EP2 stall bit set by host using set feature command. EP1HSTALL: EP1 stall bit set by host using set feature command. EP0HSTALL: EP0 stall bit set by host using set feature command.



### 19.12 USB Device Stall Register( DSTALL )

| Mnemoni | Addres | s: BFh |       |       |       |       |       |       |
|---------|--------|--------|-------|-------|-------|-------|-------|-------|
| 7       | 6      | 5      | 4     | 3     | 2     | 1     | 0     | Reset |
|         |        |        | EP4D  | EP3D  | EP2D  | EP1D  | EP0D  | 00H   |
|         | -      |        | STALL | STALL | STALL | STALL | STALL | ООП   |

EP4DSTALL: EP4 stall bit set by software when EP4 has any error.

0 = Endpoint 4 device work.

1 = Endpoint 4 device stall.

EP3DSTALL: EP3 stall bit set by software when EP3 has any error.

0 = Endpoint 3 device work.

1 = Endpoint 3 device stall.

EP2DSTALL: EP2 stall bit set by software when EP2 has any error.

0 = Endpoint 2 device work.

1 = Endpoint 2 device stall.

EP1DSTALL: EP1 stall bit set by software when EP1 has any error.

0 = Endpoint 1 device work.

1 = Endpoint 1 device stall.

EP0DSTALL: EP0 stall bit set by software when EP0 has any error.

0= Endpoint 0 device work.

1= Endpoint 0 device stall.

#### 19.13 USB Handshake Status Register (HSKSTAT)

| Mnemoi | nic: HSKS |   | Addres     | ss: B1h    |            |            |            |       |
|--------|-----------|---|------------|------------|------------|------------|------------|-------|
| 7      | 6         | 5 | 4          | 3          | 2          | 1          | 0          | Reset |
|        | -         |   | EP4H<br>SK | EP3H<br>SK | EP2H<br>SK | EP1H<br>SK | EP0H<br>SK | 80H   |

### EP4HSK USB Endpoint 4 Handshake status.

If the last handshake packet is STALL, Error in Data packet, time out on USB bus or NACK this bit will be set to '1' automatically. If the last handshake packet is ACK, this bit will be cleared automatically. You can check this flag to know communication Status.

### EP3HSK USB Endpoint 3 Handshake status.

If the last handshake packet is STALL, Error in Data packet, time out on USB bus or NACK this bit will be set to '1' automatically. If the last handshake packet is ACK, this bit will be cleared automatically. You can check this flag to know communication Status.

#### EP2HSK: USB Endpoint 2 Handshake status.

If the last handshake packet is STALL, Error in Data packet, time out on USB bus or NACK this bit will be set to '1' automatically. If the last handshake packet is ACK, this bit will be cleared automatically. You can check this flag to know communication Status.

EP1HSK: USB Endpoint 1 Handshake status.



If the last handshake packet is STALL, Error in Data packet, time out on USB bus or NACK this bit will be set to '1' automatically. If the last handshake packet is ACK, this bit will be cleared automatically. You can check this flag to know communication Status.

EP0HSK: USB Endpoint 0 Handshake status.

If the last handshake packet is STALL, Error in Data packet, time out on USB bus or NACK this bit will be set to '1' automatically. If the last handshake packet is ACK, this bit will be cleared automatically. You can check this flag to know communication Status.



### 19.14 USB Interrupt Enable Register 1( UIER1 )

| Mnemo | nic: UIER1 |   |       |       |       |       | Addre | ss: B2h |
|-------|------------|---|-------|-------|-------|-------|-------|---------|
| 7     | 6          | 5 | 4     | 3     | 2     | 1     | 0     | Reset   |
|       | -          |   | EP4IE | EP3IE | EP2IE | EP1IE | EP0IE | 00H     |

EP4IE: Endpoint 4 Interrupt Enable bit.

0 = Disable.

1 = Enable. This bit enables a local interrupt to be set when a USB Endpoint 4 data packet has been received by the MCU.

EP3IE: Endpoint 3 Interrupt Enable bit.

0 = Disable.

1 = Enable. This bit enables a local interrupt to be set when a USB Endpoint 3 data packet has been sent by the MCU.

EP2IE: Endpoint 2 Interrupt Enable bit.

0 = Disable.

1 = Enable. This bit enables a local interrupt to be set when a USB Endpoint 2 data packet has been received by the MCU.

EP1IE: Endpoint 1 Interrupt Enable bit.

0 = Disable.

1 = Enable. This bit enables a local interrupt to be set when the USB host has read the endpoint 1 register.

EP0IE: Endpoint 0 Interrupt Enable bit.

0 = Disable.

1 = Enable. This bit enables a local interrupt to be set when the USB Endpoint 0 received the class / vender command by the MCU.

### 19.15 USB Interrupt Enable Register 2( UIER2 )

| ı | Mnemo      | Addres | s: B3h |   |       |       |       |       |       |
|---|------------|--------|--------|---|-------|-------|-------|-------|-------|
|   | 7          | 6      | 5      | 4 | 3     | 2     | 1     | 0     | Reset |
|   | RSUM<br>IE | USBIE  |        | - | CFGIE | SOFIE | SUSIE | RSTIE | 00H   |

RSUMIE: Resume Interrupt Enable.

0 = Disable

1 = Enable

USBIE: All USB interrupt except resume enable bit.

0 = Disable

1 = Enable

CFGIE: Configuration change interrupt enable bit.

0 = Disable

1 = Enable



SOFIE: SOF(Start of Frame) interrupt enable bit.

0 = Disable

1 = Enable

SUSIE: Suspend interrupt enable bit.

0 = Disable

1 = Enable

RSTIE: USB reset interrupt enable bit.

0 = Disable

= Enable

#### 19.16 USB Interrupt Flag Register 1( UIFR1 )

| Mn | nemonic | : UIFR | 1 |       |       |       |       | Addres | ss: B4h |
|----|---------|--------|---|-------|-------|-------|-------|--------|---------|
|    | 7       | 6      | 5 | 4     | 3     | 2     | 1     | 0      | Reset   |
|    |         | -      |   | EP4IF | EP3IF | EP2IF | EP1IF | EP0IF  | 00H     |

EP4IF: Endpoint 4 Interrupt Flag.

If set, this bit indicates when a USB Endpoint 4 data packet has been received by the MCU. This bit is cleared by the firmware.

EP3IF: Endpoint 3 Interrupt Flag.

If set, this bit indicates when a USB Endpoint 3 data packet has been sent by the MCU. This bit is cleared by the firmware.

EP2IF: Endpoint 2 Interrupt Flag.

If set, this bit indicates when a USB Endpoint 2 data packet has been received by the MCU. This bit is cleared by the firmware.

EP1IF: Endpoint 1 Interrupts Flag.

If set, this bit indicates when the USB host has read the Endpoint 1 registers. This bit is cleared by the firmware.

EP0IF: Endpoint 0 Interrupts Flag.

It will be set when the MCU receives Class / Vender command to endpoint 0. This bit is cleared by the firmware.

Note: When write "0", these bit will be cleared.

When write "1", these bit will not have any change.

### 19.17 USB Interrupt Flag Register 2( UIFR2 )

| Mnemo      | Addres | s: B5h |   |       |       |       |       |       |
|------------|--------|--------|---|-------|-------|-------|-------|-------|
| 7          | 6      | 5      | 4 | 3     | 2     | 1     | 0     | Reset |
| RSUM<br>IF | USBIF  |        | - | CFGIF | SOFIF | SUSIF | RSTIF | 00H   |



RSUMIF: Resume interrupt flag.

USBIF: All USB interrupt except resume interrupt flag.

CFGIF: Configuration change interrupt flag. SOFIF: SOF(Start of Frame) interrupt flag.

SUSIF: Suspend interrupt flag. RSTIF: USB reset interrupt flag.

Note: When write "0", these bit will be cleared.

When write "1", these bit will not have any change.

### 19.18 USB Endpoint Data Ready Register( EPDRDY )

| Mnemo | Addres | s: B6h |      |       |      |      |      |       |
|-------|--------|--------|------|-------|------|------|------|-------|
| 7     | 6      | 5      | 4    | 3     | 2    | 1    | 0    | Reset |
| RDYS  |        |        | EP4R | EP3TD | EP2R | EP1T | EP0  | 2AH   |
| W     |        | -      | DY   | Υ     | DY   | DY   | TRDY | ZAN   |

RDYSW: EPDRDY write function switch.

0 = EPDRDY only can write "0"

1 = EPDRDY only can write "1"

EP4RDY: EP4 receive data FIFO ready.

0: SIE write EP4 FIFO.

1: MCU can read EP4 FIFO data.

EP3TDY: EP3 transmit data FIFO readv.

0: SIE read EP3 FIFO.

1: MCU can write EP3 FIFO data.

EP2RDY: EP2 receive data FIFO ready.

0: SIE write EP2 FIFO

1: MCU can read EP2 FIFO data.

EP1TDY: EP1 transmit data FIFO ready.

0: SIE read EP1 FIFO.

1: MCU can write EP1 FIFO data.

EP0TDRY: EP0 transmit / receive data FIFO ready.

0: SIE write/read EP0 FIFO

1: MCU can read/write EP0 FIFO.



## 19.19 USB Endpoint 0 Data Counter Register( EP0CNT )

| Mnemo | nic: EP00 | CNT |   |   |       |         | Addres | ss: B7h |
|-------|-----------|-----|---|---|-------|---------|--------|---------|
| 7     | 6         | 5   | 4 | 3 | 2     | 1       | 0      | Reset   |
|       |           | -   |   |   | EP0CN | NT[3:0] |        | 00H     |

EP0CNT[3:0]: The EP0CNT is automatically incremented by 1 after the endpoint 0 receive FIFO register (EP0DATA) is written by SIE. The EP0CNT will count to 8H when it reaches the maximum count. The EP0CNT is automatically decreased by 1 after the MCU to read EP0DATA register. If EP0CNT = 00h, the Endpoint 0 FIFO is empty.

When endpoint 0 transmit mailbox (EP0DATA) data port is written by MCU, the pointer is automatically incremented by 1. The EP1CNT will count to 8H when it reaches the maximum count.

#### 19.20 USB Endpoint 1 Data Counter Register (EP1CNT)

| Mnemo | Mnemonic: EP1CNT Address |   |   |   |       |         |   |       |  |
|-------|--------------------------|---|---|---|-------|---------|---|-------|--|
| 7     | 6                        | 5 | 4 | 3 | 2     | 1       | 0 | Reset |  |
|       |                          | - |   |   | EP1CN | NT[3:0] |   | 00H   |  |

EP1CNT[3:0]: This register determines which address of endpoint 1 transmit register is accessed when the Endpoint 1 transmit mailbox (EP1DATA) data port is written by MCU. This pointer is automatically incremented by 1 after the endpoint 1 transmit mailbox data port is written by MCU. The EP1CNT will count to 8H when it reaches the maximum count.

### 19.21 USB Endpoint 2 Data Counter Register (EP2CNT)

| Mnemoi | nic: EP20 | CNT |   |   |       |         | Addres | ss: A2h |
|--------|-----------|-----|---|---|-------|---------|--------|---------|
| 7      | 6         | 5   | 4 | 3 | 2     | 1       | 0      | Reset   |
|        |           | -   |   |   | EP2CN | VT[3:0] |        | 00H     |

EP2CNT[3:0]: The EP2CNT is automatically incremented by 1 after the endpoint 2 receive FIFO register (EP2DATA) is written by SIE. The EP2CNT will count to 8H when it reaches the maximum count. The EP2CNT is automatically decreased by 1 after the MCU to read EP2DATA register. If EP2CNT = 00h, the Endpoint 2 FIFO is empty.

### 19.22 USB Endpoint 3 Data Counter Register( EP3CNT )

| Mnemor | nic: EP30   | CNT |   |   |   |   | Addre | ss: A3h |
|--------|-------------|-----|---|---|---|---|-------|---------|
| 7      | 6           | 5   | 4 | 3 | 2 | 1 | 0     | Reset   |
| -      | EP3CNT[6:0] |     |   |   |   |   |       |         |

EP3CNT[6:0]: Endpoint 3 device write data counter register.

This register determines which address of endpoint 3 transmit register is accessed when the Endpoint 3 transmit FIFO (EP3DATA) data port is written by MCU. This EP3CNT is automatically incremented by 1 after the endpoint3 transmit FIFO data port is written by MCU. The EP3CNT pointer will count to 40H when it reaches the maximum count.



### 19.23 USB Endpoint 4 Data Counter Register (EP4CNT)

| Mnemonic: EP4CNT Address: A |   |             |   |   |   |   |   |       |  |  |
|-----------------------------|---|-------------|---|---|---|---|---|-------|--|--|
| 7                           | 6 | 5           | 4 | 3 | 2 | 1 | 0 | Reset |  |  |
| -                           |   | EP4CNT[6:0] |   |   |   |   |   |       |  |  |

EP4CNT[6:0]: The EP4CNT is automatically incremented by 1 after the endpoint 4 received FIFO register (EP4DATA) is written by SIE. The EP4CNT will count to 40H when it reaches the maximum count. The EP4CNT is automatically decreased by 1 after the MCU to read EP4DATA register. If EP4CNT = 00h, the Endpoint 4 FIFO is empty.

### 19.24 USB Endpoint 0 Data Register( EP0DATA )

| Mnemo        | nic: EP0[ | DATA |   |   |   |   | Addre | ss: A7h |  |
|--------------|-----------|------|---|---|---|---|-------|---------|--|
| 7            | 6         | 5    | 4 | 3 | 2 | 1 | 0     | Reset   |  |
| EP0DATA[7:0] |           |      |   |   |   |   |       |         |  |

EP0DATA[7:0]: Endpoint 0 transmit/receive register.

This register is responsible to store the USB standard command from the USB host, or be written with the descriptor contents by MCU and waiting for SIE to fetch them. When USB host sends the 8-byte standard command to endpoint 0 FIFO, an interrupt (UIFR1 bit 0) should be generated to inform the MCU. When MCU need to send the descriptors via endpoint 0, the MCU must write the descriptors to this register.

#### 19.25 USB Endpoint 1 Data Register (EP1DATA)

| Mnemo | nic: EP10    | DATA |   |   |   |   | Addre | ss: 9Eh |  |  |
|-------|--------------|------|---|---|---|---|-------|---------|--|--|
| 7     | 6            | 5    | 4 | 3 | 2 | 1 | 0     | Reset   |  |  |
|       | EP1DATA[7:0] |      |   |   |   |   |       |         |  |  |

EP1DATA[7:0]: Endpoint 1 transmits FIFO data register

This port is used to read or write one of the transmit mailbox registers. The register being accessed is selected by the endpoint 1 FIFO pointer register. The eight transmit registers are written by the MCU and are read by a USB interrupt transfer from endpoint 1. They can be used to pass messages from the MCU to the USB host. The format and content of the messages is user defined. If enabled, USB host reads from this register can generate a local interrupt.

Note: These registers are writing only during USB operation.

#### 19.26 USB Endpoint 2 Data Register( EP2DATA )

| Mnem | onic: EP2[   | DATA |   |   |   |   | Addre | ss: 9Fh |  |  |
|------|--------------|------|---|---|---|---|-------|---------|--|--|
| 7    | 6            | 5    | 4 | 3 | 2 | 1 | 0     | Reset   |  |  |
|      | EP2DATA[7:0] |      |   |   |   |   |       |         |  |  |

EP2DATA[7:0]: Endpoint 2 Received FIFO data register.

This register is used by the MCU to read data from the USB receive FIFO. The FIFO data Specifications subject to change without notice contact your sales representatives for the most recent information.

Ver A SM59A16U1 04/12/2013



is written by the USB host using interrupt transfers to endpoint 2. The Endpoint 2 data FIFO is first – in – first – out.

Note: These registers are reading only during USB operation.

### 19.27 USB Endpoint 3 Data Register( EP3DATA )

| Mnemo        | nic: EP3D | DATA |   |   |   |   | Addre | ss: 93h |  |
|--------------|-----------|------|---|---|---|---|-------|---------|--|
| 7            | 6         | 5    | 4 | 3 | 2 | 1 | 0     | Reset   |  |
| EP3DATA[7:0] |           |      |   |   |   |   |       |         |  |

EP3DATA[7:0]: Endpoint 3 Transmit FIFO data register

This register is used by the MCU to write data to the transmit FIFO. The FIFO is read by the USB host using bulk transfers from endpoint 3. The Endpoint 3 data FIFO is first – in – first – out.

Note: These registers are writing only during USB operation.

### 19.28 USB Endpoint 4 Data Register( EP4DATA )

| Mnemo | nic: EP4[                       | DATA |   |   |   |   | Addr | ess: 94h |  |  |
|-------|---------------------------------|------|---|---|---|---|------|----------|--|--|
| 7     | 6                               | 5    | 4 | 3 | 2 | 1 | 0    | Reset    |  |  |
|       | 7 6 5 4 3 2 1 0<br>EP4DATA[7:0] |      |   |   |   |   |      |          |  |  |

EP4DATA[7:0]: Endpoint 4 received FIFO data register.

This register is used by the MCU to read data from the USB receive FIFO. The FIFO is written by the USB host using bulk transfers to endpoint 4. The Endpoint 4 data FIFO is first – in – first – out.

Note: These registers are reading only during USB operation.



#### 20. Barcode

#### **Barcode Module Features:**

- ADC values store to SRAM directly by DMA.
- ADC converts to barcode raw data for barcode decoding.
- Barcode raw data filter.
- Barcode raw data slope rate setting.

| Mnemonic | Description                                    | Dir. | Bit 7 | Bit 6          | Bit 5   | Bit 4                                | Bit 3    | Bit 2 | Bit 1    | Bit 0 | RDT |
|----------|------------------------------------------------|------|-------|----------------|---------|--------------------------------------|----------|-------|----------|-------|-----|
|          |                                                |      |       | В              | arcode  |                                      |          |       |          |       |     |
| BCCTRL   | BarCode Control<br>Register                    | CAh  | Bcc_e | en[1:0]        | Barcode | deINF[1:0 RAWBIT   ADCDS[1:0] bcdidv |          |       |          |       | 01H |
| ADDR2ML  | Start address to<br>SRAM Low Byte<br>Register  | CBh  |       |                |         | ADDR2M[7:0]                          |          |       |          |       |     |
| ADDR2MH  | Start address to<br>SRAM High Byte<br>Register | CEh  |       | - ADDR2M[12:8] |         |                                      |          |       |          | 00H   |     |
| LNGDATAL | Length of Data<br>Low Byte Register            | EFh  |       | LNGDATA[7:0]   |         |                                      |          |       |          | 00H   |     |
| LNGDATAH | Length of Data<br>High Byte<br>Register        | DAh  |       | -              |         |                                      |          | LNGDA | TA[12:8] |       | H00 |
| RDATA    | Rising of Data<br>Register                     | C1h  |       | RDATA[7:0]     |         |                                      |          |       |          | 19H   |     |
| FDATA    | Falling of Data<br>Register                    | C2h  |       |                |         |                                      | FDATA[7: | 0]    |          |       | 18H |

### 20.1 Barcode Control Register( BCCTRL )

| Mnemon      | Mnemonic: BCCTRL Ad |         |           |               |      |        |        |       |  |  |
|-------------|---------------------|---------|-----------|---------------|------|--------|--------|-------|--|--|
| 7           | 6                   | 5       | 4         | 3             | 2    | 1      | 0      | Reset |  |  |
| Bcc_en[1:0] |                     | Barcode | eINF[1:0] | RAWB<br>ITNUM | ADCD | S[1:0] | bcdidv | 01H   |  |  |

Bcc en Barcode control mode

[1:0] If ADC to DMA reach SRAM's address = 6K, HW will auto stop "write action" and this bit will be clear to 0 when barcode mode enabled.

00 = disable barcode controller

01 = Enable ADC value store to SRAM function, write ADC value into SRAM directly.

10 = Enable barcode decoder. [Decode the 8 bits of ADC data (MSB)]

Analysis/count barcode raw data then write the results into SRAM.

The results data format as following:

b7: convert data

b[6:0]: length

ex: 1000\_0111 means 7 successive "1".

1000 1000 means 8 successive "1".

1000 0000 means 128 successive "1"

[ %Greater than 128 will continue to increase])

11 = Enable barcode decoder. [Decode the 8 bits of ADC data (MSB)]

Analysis/count barcode raw data then write the results into SRAM.

The results data format as following:

b7: convert data

b[6:0]: length

ex: 1000\_0111 means 7 successive "1".

1000\_1000 means 8 successive "1".

1000\_0000 means greater then 128 successive "1"

[%Will not increase more than 128])

#### BarcodeINF[1:0] Barcode Input Noise Filter

00 = 1 consecutive same value recognize as valid data.

01 = 2 consecutive same value recognize as valid data.

10 = 3 consecutive same value recognize as valid data.

11 = 4 consecutive same value recognize as valid data.

### RAWBITNUM Raw Data Bit Number

0 = 10 bit; HW write raw data 10 bit into SRAM.

1 = 8 bit; HW write raw data 8 bit (MSB) into SRAM.

#### ADCDS The ADC of data select

[1:0] 00 = Compared with the previous first ADC of data.

01 = Compared with the previous second ADC of data.

10 = Compared with the previous third ADC of data.

11 = Compared with the previous fourth ADC of data.

bcdidv Initial digital value of Barcode decoder

bcdidv = 1 after system reset

#### 20.2 Start Address to SRAM Register (ADDR2ML, ADDR2MH)

| Mnemo | nic: ADDF | R2ML |      |         |         |      | Addre | ss: CBh  |
|-------|-----------|------|------|---------|---------|------|-------|----------|
| 7     | 6         | 5    | 4    | 3       | 2       | 1    | 0     | Reset    |
|       |           |      | ADDR | 2M[7:0] |         |      |       | 00H      |
|       |           |      |      |         |         |      |       |          |
| Mnemo | nic: ADDF | R2MH |      |         |         |      | Addre | ess: CEh |
| 7     | 6         | 5    | 4    | 3       | 2       | 1    | 0     | Reset    |
|       | -         |      |      | AD      | DR2M[12 | 2:8] |       | 00H      |

ADDR2M: Starting address of data written to SRAM;

[12:0] The content of this register will not be updated when barcode controller write data to SRAM. data written to the address of SRAM arbitrary.



### 20.3 Length of Data Register( LNGDATAL, LNGDATAH )

Barcode raw data length when data written to SRAM completed. (Read Only)

| Mnemor | nic: LNGD | ATAL  |      |          |          |      | Addre | ess: EFh |
|--------|-----------|-------|------|----------|----------|------|-------|----------|
| 7      | 6         | 5     | 4    | 3        | 2        | 1    | 0     | Reset    |
|        |           |       | LNGD | ATA[7:0] |          |      |       | 00H      |
|        |           |       |      |          |          |      |       |          |
| Mnemor | nic: LNGD | PATAH |      |          |          |      | Addre | ss: DAh  |
| 7      | 6         | 5     | 4    | 3        | 2        | 1    | 0     | Reset    |
|        | -         |       |      | LN       | GDATA[12 | 2:8] |       | 00H      |

## 20.4 Rising of Data Register( RDATA )

| Mnemor | nic: RDA1 | ΓΑ |     |         |   |   | Addre | ss: C1h |
|--------|-----------|----|-----|---------|---|---|-------|---------|
| 7      | 6         | 5  | 4   | 3       | 2 | 1 | 0     | Reset   |
|        |           |    | RDA | TA[7:0] |   |   |       | 00H     |

RDATA[7:0] The rising of data of slope rate

### 20.5 Falling of Data Register(FDATA)

| Mnemoi | nic: FDAT | Ά |     |         |   |   | Addre | ess: C2h |
|--------|-----------|---|-----|---------|---|---|-------|----------|
| 7      | 6         | 5 | 4   | 3       | 2 | 1 | 0     | Reset    |
|        |           |   | FDA | TA[7:0] |   |   |       | 00H      |

FDATA[7:0] The falling of data of slope rate



### 21. In-System Programming (Internal ISP)

The SM59A16U1 can generate flash control signal by internal hardware circuit. Users utilize flash control register, flash address register and flash data register to perform the ISP function without removing the SM59A16U1 from the system. The SM59A16U1 provides internal flash control signals which can do flash program/chip erase/page erase/protect functions. User need to design and use any kind of interface which SM59A16U1 can input data. User then utilize ISP service program to perform the flash program/chip erase/page erase/protect functions.

### 21.1 ISP service program

The ISP service program is a user developed firmware program which resides in the ISP service program space. After user developed the ISP service program, user then determine the size of the ISP service program. User need to program the ISP service program in the SM59A16U1 for the ISP purpose.

The ISP service programs were developed by user so that it should includes any features which relates to the flash memory programming function as well as communication protocol between SM59A16U1 and host device which output data to the SM59A16U1. For example, if user utilize UART interface to receive/transmit data between SM59A16U1 and host device, the ISP service program should include baud rate, checksum or parity check or any error-checking mechaniOB to avoid data transmission error.

The ISP service program can be initiated under SM59A16U1 active or idle mode. It can not be initiated under power down mode.

### 21.2 Lock Bit ( N )

The Lock Bit N has two functions: one is for service program size configuration and the other is to lock the ISP service program space from flash erase function.

The ISP service program spaces address range 0xF000h to 0xFFFFh. It can be divided as blocks of N\*256 byte. (N=0 to 16). When N=0 means no ISP function, all of 64K byte flash memory can be used as program memory. When N=1 means ISP service program occupies 256 byte while the rest of 63.75K byte flash memory can be used as program memory. The maximum ISP service program allowed is 4K byte when N=16. Under such configuration, the usable program memory space is 60K byte.

After N determined, SM59A16U1 will reserve the ISP service program space downward from the top of the program address 0xFFFFh. The start address of the ISP service program located at 0xFx00h, x is depends on the lock bit N. As given in Table 21-1.

The lock bit N function is different from the flash protect function. The flash erase function can erase all of the flash memory except for the locked ISP service program space. If the flash not has been protected, the content of ISP service program still can be read. If the flash has been protected, the overall content of flash program memory space including ISP service program space cannot be read.

Table 21-1 ISP code area

|    | ISP service program address      |
|----|----------------------------------|
| 0  | No ISP service program           |
| 1  | 256 bytes (0xFF00h ~ 0xFFFFh)    |
| 2  | 512 bytes (0xFE00h ~ 0xFFFFh)    |
| 3  | 768 bytes (0xFD00h ~ 0xFFFFh)    |
| 4  | 1.0 K bytes (0xFC00h ~ 0xFFFFh)  |
| 5  | 1.25 K bytes (0xFB00h ~ 0xFFFFh) |
| 6  | 1.5 K bytes (0xFA00h ~ 0xFFFFh)  |
| 7  | 1.75 K bytes (0xF900h ~ 0xFFFFh) |
| 8  | 2.0 K bytes (0xF800h ~ 0xFFFFh)  |
| 9  | 2.25 K bytes (0xF700h ~ 0xFFFFh) |
| 10 | 2.5 K bytes (0xF600h ~ 0xFFFFh)  |
| 11 | 2.75 K bytes (0xF500h ~ 0xFFFFh) |
| 12 | 3.0 K bytes (0xF400h ~ 0xFFFFh)  |
| 13 | 3.25 K bytes (0xF300h ~ 0xFFFFh) |
| 14 | 3.5 K bytes (0xF200h ~ 0xFFFFh)  |
| 15 | 3.75 K bytes (0xF100h ~ 0xFFFFh) |
| 16 | 4.0 K bytes (0xF000h ~ 0xFFFFh)  |

ISP service program configurable in N\*256 byte (N= 0 ~ 16)

#### 21.3 Program the ISP Service Program

After Lock Bit N is set and ISP service program been programmed, the ISP service program memory will be protected (locked) automatically. The lock bit N has its own program/erase timing. It is different from the flash memory program/erase timing so the locked ISP service program can not be erased by flash erase function. If user needs to erase the locked ISP service program, he can do it by writer only. User can not change ISP service program when SM59A16U1 was in system.

#### 21.4 Initiate ISP Service Program

To initiate the ISP service program is to load the program counter (PC) with start address of ISP service program and execute it. There are four ways to do so:

- (1) Blank reset. Hardware reset with first flash address blank (0x0000h = 0xFFH) will load the PC with start address of ISP service program. The hardware reset includes Internal (power on reset) and external pad reset.
- (2) Execute jump instruction can load the start address of the ISP service program to PC.
- (3) Enters ISP service program by hardware setting. User can force SM59A16U1 enter ISP service program by setting P3.4 "active low" during hardware reset period. The hardware reset includes Internal (power on reset) and external pad reset. In application system design, user should take care of the setting of P3.4 at reset period to prevent SM59A16U1 from entering ISP service program.
- (4) Enter's ISP service program by UART setting, the RXD0 received 0x55h data (baud rate: 57600bps) during hardware reset period. The hardware reset includes internal (power on reset) and external pad reset.
- (5) Enter's ISP service program by USB setting, the USB setup command (Endpoint 0) received sequence data: 0x40, 0x20, 0x5A, 0xA5, 0x69, 0x96, 0x02, 0x00 during hardware reset period. The hardware reset includes internal (power on reset) and external pad reset.



During hardware reset period, if they meet one of above conditions, chip will switch to ISP mode automatically. After ISP service program executed, user need to reset the SM59A16U1, either by hardware reset or by WDT, or jump to the address 0x0000h to re-start the firmware program.

There are 8 kinds of entry mechanisms for user different applications. This entry method will select on the writer or ISP.

- (1) First Address Blank. i.e. 0x0000h = 0xFF. And triggered by Internal reset signal.
- (2) First Address Blank. i.e. 0x0000h = 0xFF. And triggered by PAD reset signal.
- (3) P3.4 = 0. And triggered by Internal reset signal.
- (4) P3.4 = 0. And triggered by PAD reset signal.
- (5) RXD0 received 0x55 data (baud rate is 57600bps). And triggered by Internal reset signal.
- (6) RXD0 received 0x55 data (baud rate is 57600bps). And triggered by PAD reset signal.
- (7) USB Endpoint 0 received sequence data: 0x40, 0x20, 0x5A, 0xA5, 0x69, 0x96, 0x02, 0x00. And triggered by Internal reset signal.
- (8) USB Endpoint 0 received sequence data: 0x40, 0x20, 0x5A, 0xA5, 0x69, 0x96, 0x02, 0x00. And triggered by Internal reset signal.

### 21.5 ISP register - TAKEY, IFCON, ISPFAH, ISPFAL, ISPFD and ISPFC

| Mnemonic | Description                             | Dir. | Bit 7 | Bit 6 | Bit 5   | Bit 4 | Bit 3   | Bit 2 | Bit 1     | Bit 0 | RST |
|----------|-----------------------------------------|------|-------|-------|---------|-------|---------|-------|-----------|-------|-----|
|          |                                         |      |       | ISP f | unction |       |         |       |           |       |     |
| TAKEY    | Time Access Key register                | F7h  |       |       |         | TAKE  | Y [7:0] |       |           |       | 00H |
| IFCON    | Interface Control register              | 8Fh  | ITS   | CDPR  | F32K    | F16K  | ALEC.   | ALEC. | EMEN      | ISPE  | 00H |
| ISPFAH   | ISP Flash<br>Address – High<br>register | E1h  |       |       |         | ISPFA | H [7:0] |       |           |       | FFH |
| ISPFAL   | ISP Flash<br>Address - Low<br>register  | E2h  |       |       |         | ISPFA | L [7:0] |       |           |       | FFH |
| ISPFD    | ISP Flash Data register                 | E3h  |       |       |         | ISPFI | O [7:0] |       |           |       | FFH |
| ISPFC    | ISP Flash Control register              | E4h  | EMF1  | EMF2  | EMF3    | EMF4  | -       |       | ISPF[2:0] |       | 00H |

### 21.6 Time Access Key Register( TAKEY )

| Mnemonio | : TAKEY |   |         |      |   |   | Add | dress: F7H |
|----------|---------|---|---------|------|---|---|-----|------------|
| 7        | 6       | 5 | 4       | 3    | 2 | 1 | 0   | Reset      |
|          |         |   | TAKEY [ | 7:0] |   |   |     | 00H        |

ISP enable bit (ISPE) is read-only by default, software must write three specific values 55h, AAh and 5Ah sequentially to the TAKEY register to enable the ISPE bit write attribute. That is:

MOV TAKEY, #55h

MOV TAKEY, #0AAh

MOV TAKEY, #5Ah



### 21.7 Interface Control Register (IFCON)

| Mnemoni | c: IFCON |      |      |         |         |      | Add  | iress: 8FH |
|---------|----------|------|------|---------|---------|------|------|------------|
| 7       | 6        | 5    | 4    | 3       | 2       | 1    | 0    | Reset      |
| ITS     | CDPR     | F32K | F16K | ALEC[1] | ALEC[0] | EMEN | ISPE | 00H        |

The bit 0 (ISPE) of IFCON is ISP enable bit. User can enable overall SM59A16U1 ISP function by setting ISPE bit to 1, to disable overall ISP function by set ISPE to 0. The function of ISPE behaves like a security key. User can disable overall ISP function to prevent software program be erased accidentally. ISP registers ISPFAH, ISPFAL, ISPFD and ISPFC are read-only by default. Software must be set ISPE bit to 1 to enable these 4 registers write attribute.

### 21.8 ISP Flash Address Register (ISPFAH, ISPFAL)

| Mnemoni | c: ISPFAH |         |         |         |         |         | Addres  | s: E1H |
|---------|-----------|---------|---------|---------|---------|---------|---------|--------|
| 7       | 6         | 5       | 4       | 3       | 2       | 1       | 0       | Reset  |
| ISPFAH7 | ISPFAH6   | ISPFAH5 | ISPFAH4 | ISPFAH3 | ISPFAH2 | ISPFAH1 | ISPFAH0 | FFH    |

ISPFAH [7:0]: Flash address-high for ISP function

| Mne  | monic | :: ISPFAL |         |         |         |         |         | Addres  | ss: E2H |
|------|-------|-----------|---------|---------|---------|---------|---------|---------|---------|
| 7    | 7     | 6         | 5       | 4       | 3       | 2       | 1       | 0       | Reset   |
| ISPF | AL7   | ISPFAL6   | ISPFAL5 | ISPFAL4 | ISPFAL3 | ISPFAL2 | ISPFAL1 | ISPFAL0 | FFH     |

ISPFAL [7:0]: Flash address-Low for ISP function

The ISPFAH & ISPFAL provide the 16-bit flash memory address for ISP function. The flash memory address should not include the ISP service program space address. If the flash memory address indicated by ISPFAH & ISPFAL registers overlay with the ISP service program space address, the flash program/page erase of ISP function executed thereafter will have no effect.

#### 21.9 ISP Flash Data Register (ISPFD)

|   | Mnemonic | c: ISPFD |        |        |        |        |        | Addres | ss: E3H |
|---|----------|----------|--------|--------|--------|--------|--------|--------|---------|
|   | 7        | 6        | 5      | 4      | 3      | 2      | 1      | 0      | Reset   |
| Ī | ISPFD7   | ISPFD6   | ISPFD5 | ISPFD4 | ISPFD3 | ISPFD2 | ISPFD1 | ISPFD0 | FFH     |

ISPFD [7:0]: Flash data for ISP function.

The ISPFD provide the 8-bit data register for ISP function.

### 21.10 ISP Flash Control Register (ISPFC)



EMF1: Entry mechaniOB (1) flag, clear by reset. (Read only)

EMF3: Entry mechaniOB (3) flag, clear by reset. (Read only)

EMF4: Entry mechaniOB (4) flag, clear by reset. (Read only)

ISPF [2:0]: ISP function select bit.

| ISPF[2:0] | ISP function |
|-----------|--------------|
| 000       | Byte program |
| 001       | Chip protect |
| 010       | Page erase   |
| 011       | Chip erase   |
| 100       | Write option |
| 101       | Read option  |
| 110       | Erase option |
| 111       | reserved     |

One page of flash memory is 128byte

When chip protected or no ISP service, option can only read.

The choice ISP function will start to execute once the software write data to ISPFC register.

To perform byte program/page erases ISP function, user need to specify flash address at first. When performing page erase function, SM59A16U1 will erase entire page which flash address indicated by ISPFAH & ISPFAL registers located within the page.

e.g. flash address: \$ XYMN

page erase function will erase from \$XY00 to \$XYFF

To perform the chip erase ISP function, SM59A16U1 will erase all the flash program memory except the ISP service program space. To perform chip protect ISP function, the SM59A16U1 flash memory content will be read #00H.

e.g. ISP service program to do the byte program - to program #22H to the address \$1005H

MOV TAKEY, #55h MOV TAKEY, #0AAh

MOV TAKEY, #5Ah ; enable ISPE write attribute

ORL IFCON, #01H ; enable SM39R08A3 ISP function

MOV ISPFAH, #10H; set flash address-high, 10H MOV ISPFAL, #05H; set flash address-low, 05H

MOV ISPFD, #22H ; set flash data to be programmed, data = 22H

MOV ISPFC, #00H ; start to program #22H to the flash address \$1005H

MOV TAKEY, #55h MOV TAKEY, #0AAh

MOV TAKEY, #5Ah ; enable ISPE write attribute

ANL IFCON, #0FEH ; disable SM39R08A3 ISP function

### 22. OPA/Comparator

SM59A16U1 had integrated an OPA/Comparator module on chip. This module supports OPA and Comparator modes individually according to user's configuration. When OPA Mode enabled, dual OP-Amps may be applied to single or two-stage amplifier network, and may be applied as a front-end signal process and internally routed to specific ADC channel. When Comparator Mode enabled, an internal reference voltage is available to be configured on comparator terminals. As shown in Fig. 22-1.



Fig. 22-1: Operation of Comparator Mode

If OPA and Comparator Mode both are enabled at same module, the OPA Mode has higher priority.

The Comparator interrupt vector is 93h.

The OPA/Comparator SFR show as below:

| Mnemonic | Description              | Dir. | Bit 7      | Bit 6      | Bit 5           | Bit 4        | Bit 3                 | Bit 2          | Bit 1          | Bit 0        | RST |
|----------|--------------------------|------|------------|------------|-----------------|--------------|-----------------------|----------------|----------------|--------------|-----|
|          |                          |      |            |            | Comparat        | or           |                       |                |                |              |     |
| OpPin    | OpCmp Pin<br>Select      | F6h  | Op0<br>En  | Cmp0E<br>n | C0Pos<br>VBG    | C0Pos<br>PAD | Op1<br>En             | Cmp1En         | C1Pos<br>VBG   | C1Pos<br>PAD | 00h |
| OpPin2   | OpCmp Pin<br>Select 2    | CEh  |            |            | -               |              |                       | C1Pos<br>Vddd2 | C0Pos<br>Vddd2 | -            | 00h |
| Cmp0CON  | Comparator_<br>0 control | FEh  | Hys0<br>En | Cmp0o      | CMF0<br>MS[1:0] | CMF0         | Cmp<br>Out<br>EN      | Hys0En         | -              |              | 00h |
| Cmp1CON  | Comparator_<br>1 control | FFh  | Hys1<br>En | Cmp1o      | CMF1<br>MS[1:0] | CMF1         | Cmp<br>1<br>Out<br>EN | Hys1En         | -              |              | 00h |

| OpxEn, CmpxEn, CxPosVBG, CxPosPad and CxPosVdd2 setting tab | ole. |
|-------------------------------------------------------------|------|
|-------------------------------------------------------------|------|

| OpxEn | CmpxEn | CxPos<br>VBG | CxPos<br>Pad | CxPos<br>Vddd2 | OP/Comparator | positive input source                         |
|-------|--------|--------------|--------------|----------------|---------------|-----------------------------------------------|
| 0     | 0      | X            | X            | Х              | GPIO          | N/A                                           |
| 0     | 1      | 0            | 0            | 0              | Not Allowed   | N/A                                           |
| 0     | 1      | 0            | 0            | 1              | Comparator    | Reference 1/2 Vdd<br>Voltage                  |
| 0     | 1      | 0            | 1            | 0              | Comparator    | Positive pin input voltage                    |
| 0     | 1      | 0            | 1            | 1              | Not Allowed   | N/A                                           |
| 0     | 1      | 1            | 0            | 0              | Comparator    | Internal Reference<br>Voltage                 |
| 0     | 1      | 1            | 0            | 1              | Not Allowed   | N/A                                           |
| 0     | 1      | 1            | 1            | 0              | Not Allowed   | N/A                                           |
| 0     | 1      | 1            | 1            | 1              | Not Allowed   | N/A                                           |
| 1     | X      | 0            | 0            | 0              | Not Allowed   | N/A                                           |
| 1     | X      | 0            | 0            | 1              | ОР            | Reference 1/2 Vdd<br>Voltage                  |
| 1     | X      | 0            | 1            | 0              | OP            | Positive pin input voltage                    |
| 1     | X      | 0            | 1            | 1              | ОР            | OPxPIn output<br>1/2 Vdd Voltage              |
| 1     | X      | 1            | 0            | 0              | ОР            | Internal Reference<br>Voltage                 |
| 1     | Х      | 1            | 0            | 1              | Not Allowed   | N/A                                           |
| 1     | Х      | 1            | 1            | 0              | OP            | OPxPIn ouput<br>Internal Reference<br>Voltage |
| 1     | X      | 1            | 1            | 1              | Not Allowed   | N/A                                           |

Note: "X" Don't care.

### 22.1 Op/Comparator Pin Select( OpPin )

| Mnemoni | c: OpPin |              |              |       |        |              | Ad           | ldress: F6h |  |
|---------|----------|--------------|--------------|-------|--------|--------------|--------------|-------------|--|
| 7       | 6        | 5            | 4            | 3     | 2      | 1            | 0            | Reset       |  |
| Op0En   | Cmp0En   | C0Pos<br>VBG | C0Pos<br>PAD | Op1En | Cmp1En | C1Pos<br>VBG | C1Pos<br>PAD | 00H         |  |

Op0En: Op0 enable function.

0 = Op0 circuit disable.

1 = Op0 circuit enable and switch to corresponding signal in multi-function pin

P2.5/P2.6/P2.7 by HW automatically.

Cmp0En: Cmp0 enable function.

0 = Comparator\_0 circuit disable.

1 = Comparator\_0 circuit enable and switch to corresponding signal in multi-function pin

P2.5/P2.6/P2.7 by HW automatically.

C0PosVBG: Enable Comparator\_0 positive input source as internal reference voltage. (1.2V±10%)

0 = Disable positive input source as internal reference voltage.

1 = Enable positive input source as internal reference voltage.

Specifications subject to change without notice contact your sales representatives for the most recent information.

ISSFD-M071 Ver A SM59A16U1 04/12/2013



COPosPAD: Enable Comparator\_0 positive input source as external pin.

0 = Disable positive input source as external pin.

1 = Enable positive input source as external pin.

Op1En: Op1 enable function.

0 = Op1 circuit disable.

1 = Op1 circuit enable and switch to corresponding signal in multi-function pin

P2.2/P2.3/P2.4 by HW automatically.

Cmp1En: Cmp1 enable function.

0 = Comparator\_1 circuit disable.

1 = Comparator 1 circuit enable and switch to corresponding signal in multi-function pin

P2.2/P2.3/P2.4 by HW automatically.

C1PosVBG: Enable Comparator\_1 positive input source as internal reference voltage. (1.2V±10%)

0 = Disable positive input source as internal reference voltage.

1 = Enable positive input source as internal reference voltage.

C1PosPAD: Enable Comparator \_1 positive input source as external pin.

0 = Disable positive input source as external pin.

1 = Enable positive input source as external pin.

### 22.2 Op/Comparator Pin Select 2( OpPin2 )

| Mnemonic: | Mnemonic: OpPin2 |   |   |   |            |            |   |       |  |  |  |
|-----------|------------------|---|---|---|------------|------------|---|-------|--|--|--|
| 7         | 6                | 5 | 4 | 3 | 2          | 1          | 0 | Reset |  |  |  |
|           | -                |   |   |   | C1PosVddd2 | C0PosVddd2 | - | 00H   |  |  |  |

C1PosVddd2: Enable Comparator\_1 positive input source as Vdd divide 2.( 1/2 Vdd )

0 = Disable positive input source as Vdd divide 2.

1 = Enable positive input source as Vdd divide 2.

C0PosVddd2: Enable Comparator\_0 positive input source as Vdd divide 2.( 1/2 Vdd )

0 = Disable positive input source as Vdd divide 2.

1 = Enable positive input source as Vdd divide 2.

### 22.3 Comparator 0 Control( Cmp0CON )

| Mnemon | Mnemonic: Cmp0CON |      |          |      |           |   |   |       |  |
|--------|-------------------|------|----------|------|-----------|---|---|-------|--|
| 7      | 6                 | 5    | 4        | 3    | 2         | 1 | 0 | Reset |  |
| Hys0En | Cmp0o             | CMF( | DMS[1:0] | CMF0 | Cmp0OutEN |   | - | 00H   |  |

Hys0En: Comparator\_0 hysteresis function enable

0 = Disable hysteresis at comparator\_0 input

1 = Enable hysteresis at comparator 0 input

Cmp0o: Comparator\_0 output. (read only)

0 = The positive input source was lower then negative input source



1 = The positive input source was higher then negative input source

CMF0MS[1:0]: CMF0(Comparator\_0 Flag) mode select

00: CMF0(comprator\_0 flag) will be set when comprator\_0 output toggle

01: CMF0(comprator\_0 flag) will be set when comprator\_0 output rising

10: CMF0(comprator\_0 flag) will be set when comprator\_0 output falling

11: reserved

CMF0: Comparator\_0 Flag.

This bit is set by hardware according to CMF0MS [1:0] and must be clear by software.

Cmp0OutEN: Comparator\_0 output enable.

0 = Comparator\_0 will not output to external pin.

1 = Comparator\_0 will output to external pin.

### 22.4 Comparator 1 Control( Cmp1CON )

| Mnemon | Mnemonic: Cmp1CON Address: FFh |      |         |      |           |   |   |       |  |  |  |  |
|--------|--------------------------------|------|---------|------|-----------|---|---|-------|--|--|--|--|
| 7      | 6                              | 5    | 4       | 3    | 2         | 1 | 0 | Reset |  |  |  |  |
| Hys1En | Cmp1o                          | CMF1 | MS[1:0] | CMF1 | Cmp1OutEN |   | - | 00H   |  |  |  |  |

Hys1En: Comparator\_1 hysteresis function enable

0 = Disable hysteresis at comparator\_1 input

1 = Enable hysteresis at comparator 1 input

Cmp1o: Comparator\_1 output. (read only)

0 = The positive input source was lower then negative input source

1 = The positive input source was higher then negative input source

CMF1MS[1:0]: CMF1(Comparator\_1 Flag) mode select

00: CMF1(comprator\_1 flag) will be set when comprator\_1 output toggle

01: CMF1(comprator\_1 flag) will be set when comprator\_1 output rising

10: CMF1(comprator\_1 flag) will be set when comprator\_1 output falling

11: reserved

CMF1: Comparator\_1 Flag.

This bit is set by hardware according to CMF1MS [1:0] and must be clear by software.

Cmp1OutEN: Comparator\_1 output enable.

0 = Comparator 1 will not output to external pin.

1 = Comparator\_1 will output to external pin.



## **Operating Conditions**

| Symbol | Description                | Min. | Тур. | Max. | Unit.                  | Remarks                        |
|--------|----------------------------|------|------|------|------------------------|--------------------------------|
| TA     | Operating temperature      | -40  | 25   | 85   | $^{\circ}\!\mathbb{C}$ | Ambient temperature under bias |
| VDD    | Supply voltage             | 2.2  | -    | 5.5  | V                      |                                |
| Vref   | Internal reference voltage | 1.1  | 1.2  | 1.3  | V                      |                                |

## **DC Characteristics**

TA =  $-40^{\circ}$ C to  $85^{\circ}$ C, VCC = 5.0V

| Symbol | Parameter                                   | Valid                   | Min    | Typical | Max    | Units | Conditions                          |
|--------|---------------------------------------------|-------------------------|--------|---------|--------|-------|-------------------------------------|
| VIL1   | Input Low-voltage                           | Port 0,1,2,3,4<br>RESET | -      | -       | 0.3Vdd | V     |                                     |
| VIL2   | Input Low-voltage                           | XTAL1                   | -      | -       | 0.2Vdd | V     |                                     |
| VIH1   | Input High-voltage                          | Port 0,1,2,3,4<br>RESET | 0.7Vdd | -       | -      | V     |                                     |
| VIH2   | Input High-voltage                          | XTAL1                   | 0.8Vdd | -       | -      | V     |                                     |
| Vhys   | Hysteresis voltage                          | RESET                   | -      | 0.6     |        | V     |                                     |
| VOL    | Output Low-voltage                          | Port 0,1,2,3,4          |        |         | 0.4    | V     | IOL= 5.5mA                          |
| VOH1   | Output High-voltage using Strong Pull-up(1) | Port 0,1,2,3,4          | 2.6V   | -       | -      | V     | IOH= -4.3mA                         |
| VOH2 O | Output High-voltage using Weak Pull-up(2)   | Port 0,1,2,3,4          | 2.6V   | -       | -      | ٧     | IOH= -100uA                         |
| IIL    | Logic 0 Input Current                       | Port 0,1,2,3,4          | -      | -       | -75    | uA    | Vin= 0.45V                          |
| ITL    | Logical Transition Current                  | Port 0,1,2,3,4          | -      | -       | -650   | uA    | Vin= 2.0V                           |
| ILI    | Input Leakage Current                       | Port 0,1,2,3,4          | -      | -       | ±10    | uA    | 0.45V <vin<vcc< td=""></vin<vcc<>   |
| RRST   | Reset Pull-down<br>Resistor                 | RES                     | 50     | -       | 300    | kΩ    |                                     |
| CIO    | Pin Capacitance                             | -                       | -      | -       | 10     | pF    | Freq= 1MHz, Ta= 25°C                |
|        |                                             |                         | -      | 16      | 25     | mA    | Active mode ,IRC=22.1184MHz         |
| 100    | Davis Complete Company                      | V/DD                    | -      | 10      | 15     | mA    | Active mode, 12MHz<br>VCC =5V 25 °C |
| ICC    | Power Supply Current                        | טטע                     | -      | 9       | 14     | mA    | Idle mode, 12MHz<br>VCC =5V 25 °C   |
|        |                                             |                         | -      | 3       | 9      | uA    | Power down mode<br>VCC =5V 25 °C    |

#### Notes:

- (1) Port in Push-Pull Output Mode
- (2) Port in Quasi-Bidirectional Mode
- (3) To Be Defined

TA =  $-40^{\circ}$ C to  $85^{\circ}$ C, VCC = 3.0V

| Symbol | Parameter                                               | Valid                   | Min    | Typical | Max    | Units    | Conditions                              |
|--------|---------------------------------------------------------|-------------------------|--------|---------|--------|----------|-----------------------------------------|
| VIL1   | Input Low-voltage                                       | Port 0,1,2,3,4<br>RESET | -      | -       | 0.3Vdd | V        |                                         |
| VIL2   | Input Low-voltage                                       | XTAL1                   | -      | -       | 0.2Vdd | V        |                                         |
| VIH1   | Input High-voltage                                      | Port 0,1,2,3,4<br>RESET | 0.7Vdd | -       | -      | V        |                                         |
| VIH2   | Input High-voltage                                      | XTAL1                   | 0.8Vdd | -       | -      | V        |                                         |
| Vhys   | Hysteresis voltage                                      | RESET                   | 1      | 0.6     |        | V        |                                         |
| VÓL    |                                                         | Port 0,1,2,3,4          | -      | -       | 0.4    | <b>V</b> | IOL= 5.5mA                              |
| VOH1   | Output High-voltage using Strong Pull-up <sup>(1)</sup> | Port 0,1,2,3,4          | 2.6V   | -       | -      | V        | IOH= -4.3mA                             |
| VOH2   | Output High-voltage using Weak Pull-up <sup>(2)</sup>   | Port 0,1,2,3,4          | 2.6V   | -       | -      | V        | IOH= -100uA                             |
| IIL    | Logic 0 Input Current                                   | Port 0,1,2,3,4          | -      | -       | -75    | uA       | Vin= 0.45V                              |
| ITL    | Logical Transition Current                              | Port 0,1,2,3,4          | ı      | -       | -650   | uA       | Vin= 2.0V                               |
| ILI    | Input Leakage Current                                   | Port 0,1,2,3,4          | -      | -       | ±10    | uA       | 0.45V <vin<vcc< td=""></vin<vcc<>       |
| RRST   | Reset Pull-down<br>Resistor                             | RES                     | 50     | -       | 300    | kΩ       |                                         |
| CIO    | Pin Capacitance                                         | -                       | -      | -       | 10     | pF       | Freq= 1MHz, Ta= 25°C                    |
|        |                                                         |                         | -      | 12      | 18     | mA       | Active<br>mode ,IRC=22.1184MHz          |
|        | Dower Cumby Current                                     | VDD                     | ı      | 5       | 10     | mA       | Active mode ,12MHz<br>VCC = 3.0 V 25 °C |
| ICC    | Power Supply Current                                    | VDD                     | -      | 4       | 9      | mA       | Idle mode, 12MHz VCC<br>=3.0V 25 °C     |
|        |                                                         |                         | -      | 3       | 9      | uA       | Power down mode VCC<br>=3.0V 25 °C      |

### Notes:

- (1) Port in Push-Pull Output Mode
- (2) Port in Quasi-Bidirectional Mode
- (3) To Be Defined

**Absolute Maximum Ratings** 

| SYMBOL          | PARAMETER      | MAX | UNIT |  |
|-----------------|----------------|-----|------|--|
| Maximum sourced | An I/O pin     | N/A | mA   |  |
| current         | Total I/O pins | 150 | mA   |  |
| Maximum sink    | An I/O pin     | N/A | mA   |  |
| current         | Total I/O pins | 150 | mA   |  |
| Ti              | Max. Junction  | 150 | °C   |  |
| ' ' '           | Temperature    | 130 |      |  |



## **OPA Characteristics**

| Parameters                       | Min | Тур               | Max | Units |
|----------------------------------|-----|-------------------|-----|-------|
| Supply voltage/Operating voltage | 2.5 | -                 | 5.5 | V     |
| Operating current (single Op)    | -   | -                 | 200 | uA    |
| CMRR                             | 60  | -                 | -   | dB    |
| PSRR                             | 60  | -                 | -   | dB    |
| Input offset voltage             | -   | 5                 | -   | mV    |
| Gain bandwidth product           | -   | 500               | -   | KHz   |
| Phase marge                      | -   | 55                | -   |       |
| Slew rate(V/us)                  | -   | 0.03              | -   | V/us  |
| MAX. load                        | -   | 10K Ohm<br>100 pF | -   |       |
| Output source current            | -   | 500               | -   | uA    |
| Output sink current              | -   | 500               | -   | uA    |

# **Comparator Characteristics**

Ta=25℃

| Symbol          | Description                     | Test Condition |               | MIN    | TPY    | MAX     | l Init |
|-----------------|---------------------------------|----------------|---------------|--------|--------|---------|--------|
|                 |                                 | $V_{DD}$       | Condition     | IVIIIN | IFI    | WAX     | Unit   |
| I <sub>OP</sub> | Operating current               | 5              | -             | -      | 10     | 10      | uA     |
| -               | Power Down Current              | 5              | -             | -      | -      | 0.1     | uA     |
| -               | Offset voltage                  | 5              | -             | -10    | -      | +10     | mV     |
| V <sub>CM</sub> | Input voltage commom mode range | -              | -             | Vss    | -      | Vdd-1.5 | V      |
| Тр              | Propagation delay               | 5              | △<br>Vin=10mV | ı      | 3      | 6       | us     |
|                 | Hysteresis                      |                |               | -      | +/- 20 | -       | mV     |



# LVR (Low Voltage Reset) Characteristics

LVR detect voltage range

| Reset Function | Min       | Typical   | Max       |
|----------------|-----------|-----------|-----------|
| LVRE           | VIL=1.52V | VIL=1.60V | VIL=1.68V |
| LVRLPE         | VIH=0.92V | VIH=1.0V  | VIH=1.08V |

## LVI (Low Voltage Interrupt) Characteristics

LVI detect voltage range

|                | Min       | Typical     | Max         |
|----------------|-----------|-------------|-------------|
| LVIS[1:0] = 00 | VIL=1.66V | VIL=1.75V   | VIL=1.83V   |
|                | VIH=1.86V | (VIH=1.95V) | (VIH=2.03V) |
| LVIS[1:0] = 01 | VIL=2.61V | VIL=2.75V   | VIL=2.88V   |
|                | VIH=2.81V | VIH=2.95V   | (VIH=3.08V  |
| LVIS[1:0] = 10 | VIL=3.18V | VIL=3.35V   | VIL=3.51V   |
|                | VIH=3.38V | VIH=3.55V   | VIH=3.71V   |
| LVIS[1:0] = 11 | VIL=3.99V | VIL=4.20V   | VIL=4.41V   |
| _              | VIH=4.19V | VIH=4.40V   | VIH=4.61V   |